## features

- Simultaneous Sampling of 2 Buffered Channels
- 550ksps per Channel Throughput
- $500 \mathrm{pA} / 12 \mathrm{nA}$ Max Input Leakage at $85^{\circ} \mathrm{C} / 125^{\circ} \mathrm{C}$
- $\pm 3.5 \mathrm{LSB}$ INL (Maximum, $\pm 10.24 \mathrm{~V}$ Range)
- Guaranteed 18-Bit, № Missing Codes
- Differential, Wide Common Mode Range Inputs
- Per-Channel SoftSpan Input Ranges:
- $\pm 10.24 \mathrm{~V}$, 0V to $10.24 \mathrm{~V}, \pm 5.12 \mathrm{~V}$, 0 V to 5.12 V
$\pm \pm 12.5 \mathrm{~V}$, OV to $12.5 \mathrm{~V}, \pm 6.25 \mathrm{~V}$, 0 V to 6.25 V
- 96.4dB Single-Conversion SNR (Typical)
- -110dB THD (Typical) at $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$
- 124dB CMRR (Typical) at $\mathrm{f}_{\mathrm{IN}}=200 \mathrm{~Hz}$
- Rail-to-Rail Input Overdrive Tolerance
- Integrated Reference and Buffer (4.096V)
- SPI CMOS (1.8V to 5V) and LVDS Serial I/0
- Internal Conversion Clock, No Cycle Latency
- 162mW Power Dissipation (Typical)
- 48-Lead ( $7 \mathrm{~mm} \times 7 \mathrm{~mm}$ ) LQFP Package


## APPLICATIONS

- Programmable Logic Controllers
- Industrial Process Control
- Power Line Monitoring
- Test and Measurement


## Buffered Dual, 18-Bit, 550ksps/Ch Differential $\pm 10.24 \mathrm{~V}$ ADC with 30V ${ }_{\text {P-p }}$ Common Mode Range DESCRIPTIOn

The LTC ${ }^{\circledR} 2353-18$ is an 18-bit, low noise 2-channel simultaneous sampling successive approximation register (SAR) ADC with buffered differential, wide common mode range picoamp inputs. Operating from a 5 V low voltage supply, flexible high voltage supplies, and using the internal reference and buffer, both channels of this SoftSpan ${ }^{\text {TM }}$ ADC can be independently configured on a conversion-by-conversion basis to accept $\pm 10.24 \mathrm{~V}, 0 \mathrm{~V}$ to $10.24 \mathrm{~V}, \pm 5.12 \mathrm{~V}$, or 0 V to 5.12 V signals. One channel may also be disabled to increase throughput on the other channel.

The integrated picoamp-input analog buffers, wide input common mode range and 124 dB CMRR of the LTC2353-18 allow the ADC to directly digitize a variety of signals using minimal board space and power. This input signal flexibility, combined with $\pm 3.5 \mathrm{LSB}$ INL, no missing codes at 18 bits, and 96.4dB SNR, makes the LTC2353-18 an ideal choice for many high voltage applications requiring wide dynamic range.
The LTC2353-18 supports pin-selectable SPI CMOS (1.8V to 5 V ) and LVDS serial interfaces. Either one or two lanes of data output may be employed in CMOS mode, allowing the user to optimize bus width and throughput.
All registered trademarks and trademarks are the property of their respective owners. Protected by U.S. Patents, including 7705765, 7961132, 8319673, 9197235.

## TYPICAL APPLICATION




## ABSOLUTE MAXIMUM RATINGS

## pIn COnfiGURATIOn

(Notes 1, 2)
Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) ..................... -0.3 V to ( $\mathrm{V}_{\mathrm{EE}}+40 \mathrm{~V}$ )
Supply Voltage (VEE)............................... -17.4 V to 0.3 V
Supply Voltage Difference ( $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ )...................... 40 V
Supply Voltage (VDD) .................................................6V
Supply Voltage ( $0 V_{\text {DD }}$ )...............................................6V
Internal Regulated Supply Bypass (VDLBYP) ... (Note 3)
Analog Input Voltage
INO ${ }^{+}$, $\mathrm{IN1}^{+}$,
INO ${ }^{-}$, IN1 $^{-}$(Note 4) ............ ( $\left.\mathrm{V}_{\mathrm{EE}}-0.3 \mathrm{~V}\right)$ to $\left(\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}\right)$
REFIN. $\qquad$ -0.3 V to 2.8 V
REFBUF, CNV (Note 5) ............. -0.3 V to ( $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ )
Digital Input Voltage (Note 5)..... -0.3 V to ( $0 \mathrm{~V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ )
Digital Output Voltage (Note 5) .. -0.3 V to ( $0 \mathrm{~V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ )
Power Dissipation 500 mW
Operating Temperature Range
LTC2353C ............................................... $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ LTC2353I ............................................ $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ LTC2353H......................................... $40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
Storage Temperature Range .................. $65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$


## ORDER InFORMAT|Oी http://www.linear.com/product/LTC2353-18\#orderinfo

| TRAY | PART MARKING* | PACKAGE DESCRIPTION | TEMPERATURE RANGE |
| :--- | :--- | :--- | :--- |
| LTC2353CLX-18\#PBF | LTC2353LX-18 | $48-$ Lead $(7 \mathrm{~mm} \times 7 \mathrm{~mm})$ Plastic LQFP | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2353ILX-18\#PBF | LTC2353LX-18 | 48 -Lead $(7 \mathrm{~mm} \times 7 \mathrm{~mm})$ Plastic LQFP | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC2353HLX-18\#PBF | LTC2353LX-18 | 48 -Lead $(7 \mathrm{~mm} \times 7 \mathrm{~mm})$ Plastic LQFP | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |

Consult ADI Marketing for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container. For more information on lead free part marking, go to: http://www.linear.com/leadfree/

ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the full operating
temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 6)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN }}+$ | Absolute Input Range ( $\mathrm{INO}^{+}, \mathrm{IN1}^{+}$) | (Note 7) | $\bullet$ | $\mathrm{V}_{\mathrm{EE}}+4$ |  | $\mathrm{V}_{\text {CC }}-4$ | V |
| $\mathrm{V}_{\text {IN }}{ }^{-}$ | Absolute Input Range ( $\mathrm{INO}^{-}, \mathrm{IN1}^{-}$) | (Note 7) | $\bullet$ | $V_{E E}+4$ |  | $V_{\text {CC }}-4$ | V |
| $\mathrm{V}_{1 \mathrm{IN}^{+}} \mathrm{V}_{\text {IN }}$ | Input Differential Voltage Range | SoftSpan 7: $\pm 2.5 \bullet V_{\text {REFBUF }}$ Range (Note 7) <br> SoftSpan 6: $\pm 2.5 \bullet V_{\text {REFBUF }} / 1.024$ Range (Note 7) <br> SoftSpan 5: OV to $2.5 \cdot V_{\text {Refbuf }}$ Range (Note 7) <br> SoftSpan 4: 0 V to 2.5 • $V_{\text {REFBUF }} / 1.024$ Range (Note 7) <br> SoftSpan 3: $\pm 1.25 \bullet V_{\text {REFBUF }}$ Range (Note 7) <br> SoftSpan 2: $\pm 1.25 \bullet V_{\text {REFBUF }} / 1.024$ Range (Note 7) <br> SoftSpan 1: OV to $1.25 \cdot V_{\text {REFBuF }}$ Range (Note 7) | $\stackrel{\bullet}{\bullet}$ | $\begin{gathered} -2.5 \cdot V_{\text {REEBUF }} \\ -2.5 \cdot V_{\text {REFBUF }} / 1.024 \\ 0 \\ 0 \\ -1.25 \cdot V_{\text {REFBUF }} \\ -1.25 \cdot V_{\text {REFBUF }} / 1.024 \\ 0 \end{gathered}$ |  | $2.5 \cdot V_{\text {REFBUF }}$ $2.5 \bullet V_{\text {REFBUF }} / 1.024$ $2.5 \bullet V_{\text {REFBUF }}$ $2.5 \bullet V_{\text {REFBUF }} / 1.024$ $1.25 \cdot{ }^{\text {V }}$ REFBUF $1.25 \cdot V_{\text {REFBUF }} 1.024$ 1.25 V $_{\text {RefBUF }}$ | V $V$ $V$ $V$ $V$ $V$ $V$ |
| $\mathrm{V}_{\text {CM }}$ | Input Common Mode Voltage Range | (Note 7) | $\bullet$ | $\mathrm{V}_{\mathrm{EE}}+4$ |  | $\mathrm{V}_{\text {CC }}-4$ | V |
| $\mathrm{V}_{1 N^{+}} \mathrm{V}_{1 \mathrm{~N}^{-}}$ | Input Differential Overdrive Tolerance | (Note 8) | $\bullet$ | $-\left(V_{C C}-V_{E E}\right)$ |  | $\left(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}\right)$ | V |
| loverdrive | Input Overdrive Current Tolerance | $\begin{aligned} & \hline V_{\text {IN }}>V_{\text {CC }}, V_{\text {IN }}>V_{\text {CC }} \text { (Note 8) } \\ & V_{\text {IN }}+<V_{E E}, V_{\text {IN }}^{-}<V_{E E} \text { (Note 8) } \\ & \hline \end{aligned}$ | $\bullet$ | 0 |  | 10 | mA mA |
| $\overline{1 / 2}$ | Analog Input Leakage Current | C-Grade and I-Grade H-Grade | $\bullet$ |  | 5 | $\begin{gathered} 500 \\ 12 \end{gathered}$ | pA pA nA |
| $\overline{l_{1 N^{+}}-l_{\text {IN }}}$ | Analog Input Leakage Offset Current |  | $\bullet$ | $\begin{aligned} & -100 \\ & -1.2 \\ & \hline \end{aligned}$ | $\pm 1$ | $\begin{aligned} & 100 \\ & 1.2 \end{aligned}$ | pA pA nA |
| R | Analog Input Resistance | For Each Pin |  |  | >1000 |  | $\mathrm{G} \Omega$ |
| $\mathrm{C}_{\text {IN }}$ | Analog Input Capacitance |  |  |  | 3 |  | pF |
| CMRR | Input Common Mode Rejection Ratio | $\mathrm{V}_{1 N^{+}}=\mathrm{V}_{1 \mathrm{I}^{-}}=18 \mathrm{~V}_{\text {P-P }} 200 \mathrm{~Hz}$ Sine | $\bullet$ | 103 | 124 |  | dB |
| $\mathrm{V}_{\text {IHCNV }}$ | CNV High Level Input Voltage |  | $\bullet$ | 1.3 |  |  | V |
| VILCNV | CNV Low Level Input Voltage |  | $\bullet$ |  |  | 0.5 | V |
| IINCNV | CNV Input Current | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}$ | $\bullet$ | -10 |  | 10 | $\mu \mathrm{A}$ |

## COПVERTER CHARACTERIST|CS The • denotes the specifications which apply over the full operating

temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 9)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Resolution |  | $\bullet$ | 18 |  |  | Bits |
|  | No Missing Codes |  | $\bullet$ | 18 |  |  | Bits |
|  | Transition Noise | SoftSpans 7 and $6: \pm 10.24 \mathrm{~V}$ and $\pm 10 \mathrm{~V}$ Ranges <br> SoftSpans 5 and 4: 0 V to 10.24 V and 0 V to 10 V Ranges <br> SoftSpans 3 and $2: \pm 5.12 \mathrm{~V}$ and $\pm 5 \mathrm{~V}$ Ranges <br> SoftSpan 1: OV to 5.12V Range |  |  | $\begin{aligned} & 1.4 \\ & 2.8 \\ & 2.1 \\ & 4.2 \end{aligned}$ |  |  |
| INL | Integral Linearity Error | SoftSpans 7 and 6 : $\pm 10.24 \mathrm{~V}$ and $\pm 10 \mathrm{~V}$ Ranges (Note 10) <br> SoftSpans 5 and 4: 0V to 10.24 V and 0 V to 10 V Ranges (Note 10) <br> SoftSpans 3 and $2: \pm 5.12 \mathrm{~V}$ and $\pm 5 \mathrm{~V}$ Ranges (Note 10) <br> SoftSpan 1: OV to 5.12V Range (Note 10) | $\stackrel{+}{\bullet}$ | $\begin{aligned} & \hline-3.5 \\ & -5 \\ & -4 \\ & -6 \end{aligned}$ | $\begin{gathered} \hline \pm 1 \\ \pm 1.5 \\ \pm 1 \\ \pm 1 \end{gathered}$ | $\begin{gathered} \hline 3.5 \\ 5 \\ 4 \\ 6 \end{gathered}$ | LSB LSB LSB LSB |
| DNL | Differential Linearity Error | (Note 11) | - | -0.9 | $\pm 0.3$ | 0.9 | LSB |
| ZSE | Zero-Scale Error | (Note 12) | $\bullet$ | -700 | $\pm 50$ | 700 | $\mu \mathrm{V}$ |
|  | Zero-Scale Error Drift |  |  |  | $\pm 4$ |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| FSE | Full-Scale Error | $\mathrm{V}_{\text {REFBUF }}=4.096 \mathrm{~V}$ (REFBUF Overdriven) (Note 12) | $\bullet$ | -0.07 | $\pm 0.025$ | 0.07 | \%FS |
|  | Full-Scale Error Drift | $\mathrm{V}_{\text {REFBUF }}=4.096 \mathrm{~V}$ (REFBUF Overdriven) (Note 12) |  |  | $\pm 2.5$ |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
|  |  |  |  |  |  |  | 235318 |

DYПAMIC ACCURACY The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. $\mathrm{A}_{I N}=-1 \mathrm{dBFS}$. (Notes 9,13 )

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SINAD | Signal-to-(Noise + Distortion) Ratio | SoftSpans 7 and 6 : $\pm 10.24 \mathrm{~V}$ and $\pm 10 \mathrm{~V}$ Ranges, $\mathrm{f}_{\mathrm{iN}}=2 \mathrm{kHz}$ <br> SoftSpans 5 and $4: 0 \mathrm{~V}$ to 10.24 V and VV to 10 V Ranges, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$ <br> SoftSpans 3 and $2: \pm 5.12 \mathrm{~V}$ and $\pm 5 \mathrm{~V}$ Ranges, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$ <br> SoftSpan 1: OV to 5.12V Range, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$ | $\stackrel{\bullet}{\bullet}$ | $\begin{aligned} & \hline 92.6 \\ & 86.9 \\ & 89.3 \\ & 83.6 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 96.2 \\ & 90.3 \\ & 92.5 \\ & 86.6 \end{aligned}$ |  | dB $d B$ $d B$ $d B$ |
| SNR | Signal-to-Noise Ratio | SoftSpans 7 and 6 : $\pm 10.24 \mathrm{~V}$ and $\pm 10 \mathrm{~V}$ Ranges, $\mathrm{f}_{\mathrm{iN}}=2 \mathrm{kHz}$ <br> SoftSpans 5 and $4: 0 \mathrm{~V}$ to 10.24 V and OV to 10 V Ranges, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$ <br> SoftSpans 3 and $2: \pm 5.12 \mathrm{~V}$ and $\pm 5 \mathrm{~V}$ Ranges, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$ <br> SoftSpan 1: OV to 5.12V Range, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$ | $\stackrel{\bullet}{\bullet}$ | $\begin{aligned} & 92.7 \\ & 87.0 \\ & 89.5 \\ & 83.6 \end{aligned}$ | $\begin{aligned} & \hline 96.4 \\ & 90.4 \\ & 92.5 \\ & 86.6 \end{aligned}$ |  | $d B$ $d B$ $d B$ $d B$ |
| THD | Total Harmonic Distortion | SoftSpans 7 and 6 : $\pm 10.24 \mathrm{~V}$ and $\pm 10 \mathrm{~V}$ Ranges, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$ <br> SoftSpans 5 and $4: 0 \mathrm{~V}$ to 10.24 V and OV to 10 V Ranges, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$ <br> SoftSpans 3 and $2: \pm 5.12 \mathrm{~V}$ and $\pm 5 \mathrm{~V}$ Ranges, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$ <br> SoftSpan 1: OV to 5.12V Range, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$ | $\stackrel{\bullet}{\bullet}$ |  | $\begin{aligned} & \hline-110 \\ & -110 \\ & -113 \\ & -114 \end{aligned}$ | $\begin{gathered} -101 \\ -99 \\ -101 \\ -99 \end{gathered}$ | $d B$ $d B$ $d B$ $d B$ |
| $\overline{\text { SFDR }}$ | Spurious Free Dynamic Range | SoftSpans 7 and 6 : $\pm 10.24 \mathrm{~V}$ and $\pm 10 \mathrm{~V}$ Ranges, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$ <br> SoftSpans 5 and $4: 0 \mathrm{~V}$ to 10.24 V and 0 V to 10 V Ranges, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$ <br> SoftSpans 3 and $2: \pm 5.12 \mathrm{~V}$ and $\pm 5 \mathrm{~V}$ Ranges, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$ <br> SoftSpan 1: OV to 5.12V Range, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$ | $\stackrel{\bullet}{\bullet}$ | $\begin{gathered} 101 \\ 99 \\ 101 \\ 99 \end{gathered}$ | $\begin{aligned} & \hline 112 \\ & 111 \\ & 113 \\ & 114 \end{aligned}$ |  | dB $d B$ $d B$ $d B$ |
|  | Channel-to-Channel Crosstalk | One Channel Converting 18VP-p 200Hz Sine in $\pm 10.24 \mathrm{~V}$ Range, Crosstalk to Other Channel |  |  | -121 |  | dB |
|  | -3dB Input Bandwidth |  |  |  | 6 |  | MHz |
|  | Aperture Delay |  |  |  | 1 |  | ns |
|  | Aperture Delay Matching |  |  |  | 150 |  | ps |
|  | Aperture Jitter |  |  |  | 3 |  | ps ${ }_{\text {RMS }}$ |
|  | Transient Response | Full-Scale Step, 0.005\% Settling |  |  | 420 |  | ns |

 operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 9)

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $V_{\text {REFIN }}$ | Internal Reference Output Voltage |  | 2.043 | 2.048 | 2.053 | V |
|  | Internal Reference Temperature Coefficient | (Note 14) | $\bullet$ | 5 | 20 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
|  | Internal Reference Line Regulation | $V_{\text {DD }}=4.75 \mathrm{~V}$ to 5.25V |  | 0.1 | $\mathrm{mV} / \mathrm{V}$ |  |
|  | Internal Reference Output Impedance |  |  | 20 | $\mathrm{k} \Omega$ |  |
| $V_{\text {REFIN }}$ | REFIN Voltage Range | REFIN Overdriven (Note 7) | 1.25 | 2.2 | V |  |

REFEREПCE BUFFER CHARACTERISTICS
The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 9 )

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {REFBUF }}$ | Reference Buffer Output Voltage | REFIN Overdriven, $\mathrm{V}_{\text {REFIN }}=2.048 \mathrm{~V}$ | $\bullet$ | 4.091 | 4.096 | 4.101 | V |
|  | REFBUF Voltage Range | REFBUF Overdriven (Notes 7, 15) | $\bullet$ | 2.5 |  | 5 | V |
|  | REFBUF Input Impedance | $\mathrm{V}_{\text {REFIN }}=0 \mathrm{~V}$, Buffer Disabled |  |  | 13 |  | k $\Omega$ |
| $I_{\text {ReFbuF }}$ | REFBUF Load Current | $V_{\text {REFBUF }}=5 \mathrm{~V}$, 2 Channels Enabled (Notes 15, 16) <br> $V_{\text {REFBUF }}=5 \mathrm{~V}$, Acquisition or Nap Mode (Note 15) | $\bullet$ |  | $\begin{gathered} 1.2 \\ 0.36 \end{gathered}$ | 1.3 | $\begin{aligned} & \overline{\mathrm{mA}} \\ & \mathrm{~mA} \end{aligned}$ |

## DIGITAL InPUTS AnD DIGITAL OUTPUTS The denotes the specifications which apply ver the

 full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 9)| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CMOS Digital Inputs and Outputs |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | High Level Input Voltage |  | - | $0.8 \cdot 0 \mathrm{~V}_{\text {DD }}$ |  |  | V |
| V | Low Level Input Voltage |  | $\bullet$ |  |  | $0.2 \cdot 0 \mathrm{~V}_{\mathrm{DD}}$ | V |
| $\mathrm{I}_{1 \times}$ | Digital Input Current | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ to $0 \mathrm{~V}_{\mathrm{DD}}$ | $\bullet$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {IN }}$ | Digital Input Capacitance |  |  |  | 5 |  | pF |
| $\mathrm{V}_{\mathrm{OH}}$ | High Level Output Voltage | $\mathrm{I}_{\text {OUT }}=-500 \mu \mathrm{~A}$ | $\bullet$ | $\mathrm{OV}_{\mathrm{DD}}-0.2$ |  |  | V |
| $\mathrm{V}_{0 \mathrm{~L}}$ | Low Level Output Voltage | $\mathrm{I}_{\text {OUT }}=500 \mu \mathrm{~A}$ | $\bullet$ |  |  | 0.2 | V |
| 102 | Hi-Z Output Leakage Current | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ to $0 \mathrm{~V}_{\text {DD }}$ | $\bullet$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| ISOURCE | Output Source Current | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  |  | -50 |  | mA |
| ISINK | Output Sink Current | $\mathrm{V}_{\text {OUT }}=0 V_{\text {DD }}$ |  |  | 50 |  | mA |

LVDS Digital Inputs and Outputs

| VID | Differential Input Voltage |  | $\bullet$ | 200 | 350 | 600 | mV |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {ID }}$ | On-Chip Input Termination Resistance | $\begin{aligned} & \overline{\mathrm{CS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{ICM}}=1.2 \mathrm{~V} \\ & \overline{\mathrm{CS}}=0 \mathrm{~V}_{\mathrm{DD}} \end{aligned}$ | $\bullet$ | 90 | $\begin{gathered} 106 \\ 10 \end{gathered}$ | 125 | $\Omega$ $\mathrm{M} \Omega$ |
| VICM | Common-Mode Input Voltage |  | $\bullet$ | 0.3 | 1.2 | 2.2 | V |
| I'cm | Common-Mode Input Current | $\mathrm{V}_{1 \mathrm{~N}^{+}}=\mathrm{V}_{1 \mathbb{N}^{-}}=0 \mathrm{~V}$ to $0 \mathrm{~V}_{\text {DD }}$ | $\bullet$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{0 \mathrm{D}}$ | Differential Output Voltage | $R_{L}=100 \Omega$ Differential Termination | $\bullet$ | 275 | 350 | 425 | mV |
| $\mathrm{V}_{\text {Ocm }}$ | Common-Mode Output Voltage | $R_{L}=100 \Omega$ Differential Termination | $\bullet$ | 1.1 | 1.2 | 1.3 | V |
| 102 | Hi-Z Output Leakage Current | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ to OV $\mathrm{V}_{\text {D }}$ | $\bullet$ | -10 |  | 10 | $\mu \mathrm{A}$ |

POWER REQUIREMEกTS
The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 9)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply Voltage |  | $\bullet$ | 7.5 |  | 38 | V |
| $\mathrm{V}_{\text {EE }}$ | Supply Voltage |  | $\bullet$ | -16.5 |  | 0 | V |
| $V_{\text {CC }}-V_{\text {EE }}$ | Supply Voltage Difference |  | $\bullet$ | 10 |  | 38 | V |
| $\mathrm{V}_{\mathrm{DD}}$ | Supply Voltage |  | $\bullet$ | 4.75 | 5.00 | 5.25 | V |
| IVCC | Supply Current | 550ksps Sample Rate, 2 Channels Enabled (Note 17) Acquisition Mode (Note 17) <br> Nap Mode <br> Power Down Mode | $\stackrel{\bullet}{\bullet} \stackrel{-}{\bullet}$ |  | $\begin{gathered} \hline 3.2 \\ 4.9 \\ 0.9 \\ 5 \end{gathered}$ | $\begin{aligned} & 3.9 \\ & 5.9 \\ & 1.1 \\ & 15 \end{aligned}$ | mA $m A$ $m A$ $\mu \mathrm{~A}$ |
| $\overline{\text { IVEE }}$ | Supply Current | 550ksps Sample Rate, 2 Channels Enabled (Note 17) Acquisition Mode (Note 17) <br> Nap Mode <br> Power Down Mode | $\stackrel{\bullet}{\bullet} \stackrel{-}{\bullet}$ | $\begin{aligned} & \hline-4.1 \\ & -6.1 \\ & -1.2 \\ & -15 \end{aligned}$ | $\begin{gathered} -3.2 \\ -4.7 \\ -0.8 \\ -4 \end{gathered}$ |  | $m A$ $m A$ $m A$ $\mu \mathrm{~A}$ |

## CMOS I/O Mode

| $\underline{O V}$ | Supply Voltage |  | $\bullet$ | 1.71 | 5.25 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IVDD | Supply Current | 550ksps Sample Rate, 2 Channels Enabled | $\bullet$ | 12.4 | 14.0 | mA |
|  |  | 550ksps Sample Rate, 2 Channels Enabled, V V RFBUF $=5 \mathrm{~V}$ (Note 15) | $\bullet$ | 11.2 | 12.7 | mA |
|  |  | Acquisition Mode | $\bullet$ | 1.8 | 2.6 | mA |
|  |  | Nap Mode | $\bullet$ | 1.6 | 2.4 | mA |
|  |  | Power Down Mode (C-Grade and I-Grade) | $\bullet$ | 89 | 300 | $\mu \mathrm{A}$ |
|  |  | Power Down Mode (H-Grade) | $\bullet$ | 89 | 750 | $\mu \mathrm{A}$ |
|  |  |  |  |  |  | $318{ }^{\text {f }}$ |

POW $\mathbb{R} \mathbb{R} \in \mathbf{P}$ UIREMERTS The e denotes the speciications which apply ver the full operating temperature
range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 9)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IOVDD | Supply Current | 550ksps Sample Rate, 2 Channels Enabled ( $C_{L}=25 \mathrm{pF}$ ) Acquisition or Nap Mode Power Down Mode | $\bullet$ |  | $\begin{gathered} 1.6 \\ 1 \\ 1 \end{gathered}$ | $\begin{aligned} & 2.7 \\ & 20 \\ & 20 \end{aligned}$ | $m A$ $\mu \mathrm{~A}$ $\mu \mathrm{~A}$ |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation | 550ksps Sample Rate, 2 Channels Enabled Acquisition Mode <br> Nap Mode <br> Power Down Mode (C-Grade and I-Grade) <br> Power Down Mode (H-Grade) | $\stackrel{\bullet}{\bullet}$ |  | $\begin{gathered} 162 \\ 153 \\ 34 \\ 0.60 \\ 0.60 \end{gathered}$ | $\begin{gathered} 195 \\ 193 \\ 47 \\ 2 \\ 4.3 \end{gathered}$ | mW <br> mW <br> mW <br> mW <br> mW |

## LVDS I/O Mode

| OVDD | Supply Voltage |  | $\bullet$ | 2.375 | 5.25 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IvDD | Supply Current | 550ksps Sample Rate, 2 Channels Enabled <br> 550ksps Sample Rate, 2 Channels Enabled, V REFBUF $=5 \mathrm{~V}$ (Note 15) <br> Acquisition Mode <br> Nap Mode <br> Power Down Mode (C-Grade and I-Grade) <br> Power Down Mode (H-Grade) |  | $\begin{gathered} \hline 14.4 \\ 13.2 \\ 3.5 \\ 3.3 \\ 89 \\ 89 \end{gathered}$ | $\begin{gathered} \hline 16.1 \\ 14.9 \\ 4.4 \\ 4.2 \\ 300 \\ 750 \end{gathered}$ | $m A$ $m A$ $m A$ $m A$ $\mu A$ $\mu A$ |
| Iovdd | Supply Current | 550ksps Sample Rate, 2 Channels Enabled ( $R_{L}=100 \Omega$ ) Acquisition or Nap Mode ( $R_{L}=100 \Omega$ ) <br> Power Down Mode | $\stackrel{\bullet}{\bullet}$ | $\begin{gathered} 7.4 \\ 7 \\ 1 \end{gathered}$ | $\begin{aligned} & 8.6 \\ & 8.2 \\ & 20 \end{aligned}$ | mA mA $\mu \mathrm{A}$ |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation | 550ksps Sample Rate, 2 Channels Enabled Acquisition Mode <br> Nap Mode <br> Power Down Mode (C-Grade and I-Grade) <br> Power Down Mode (H-Grade) | $\stackrel{\bullet}{\bullet}$ | $\begin{gathered} 187 \\ 179 \\ 60 \\ 0.60 \\ 0.60 \end{gathered}$ | $\begin{gathered} 221 \\ 223 \\ 76 \\ 2 \\ 4.3 \end{gathered}$ | $\begin{aligned} & \mathrm{mW} \\ & \mathrm{~mW} \\ & \mathrm{~mW} \\ & \mathrm{~mW} \\ & \mathrm{~mW} \end{aligned}$ |

## ADC TIMInG CHARACTERISTICS The $\bullet$ denotes the specifications which apply over the full operating

 temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 9)| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {SMPL }}$ | Maximum Sampling Frequency | 2 Channels Enabled <br> 1 Channel Enabled | $\bullet$ |  |  | $\begin{aligned} & 550 \\ & 800 \end{aligned}$ | ksps ksps |
| $\mathrm{t}_{\text {CYC }}$ | Time Between Conversions | 2 Channels Enabled, f $_{\text {SMPL }}=550 \mathrm{ksps}$ <br> 1 Channel Enabled, $\mathrm{f}_{\text {SMPL }}=800 \mathrm{ksps}$ | $\bullet$ | $\begin{aligned} & 1815 \\ & 1250 \end{aligned}$ |  |  | ns ns |
| tconv | Conversion Time | N Channels Enabled, $1 \leq \mathrm{N} \leq 2$ | $\bullet$ | 450•N | 500•N | 550^N | ns |
| $\mathrm{t}_{\mathrm{ACO}}$ | Acquisition Time $\left(t_{A C O}=t_{C Y C}-t_{C O N V}-t_{\text {BUSYLH }}\right)$ | 2 Channels Enabled, $\mathrm{f}_{\text {SMPL }}=550 \mathrm{ksps}$ <br> 1 Channel Enabled, $\mathrm{f}_{\mathrm{SMPL}}=800 \mathrm{ksps}$ | $\bullet$ | $\begin{aligned} & 685 \\ & 670 \end{aligned}$ | $\begin{aligned} & 795 \\ & 730 \end{aligned}$ |  | ns ns |
| $\mathrm{t}_{\text {cNVH }}$ | CNV High Time |  | $\bullet$ | 40 |  |  | ns |
| $\mathrm{t}_{\text {cNVL }}$ | CNV Low Time |  | $\bullet$ | 750 |  |  | ns |
| t BUSYLH | CNV $\uparrow$ to BUSY Delay | $\mathrm{C}_{\mathrm{L}}=25 \mathrm{pF}$ | $\bullet$ |  |  | 30 | ns |
| $\mathrm{t}_{\text {QUIET }}$ | Digital I/O Quiet Time from CNV $\uparrow$ |  | $\bullet$ | 20 |  |  | ns |
| tPDH | PD High Time |  | $\bullet$ | 40 |  |  | ns |
| tPDL | PD Low Time |  | $\bullet$ | 40 |  |  | ns |
| twake | REFBUF Wake-Up Time | $C_{\text {REFBUF }}=47 \mu \mathrm{~F}, \mathrm{C}_{\text {REFIN }}=0.1 \mu \mathrm{~F}$ |  |  | 200 |  | ms |

ADC TIMInG CHARACTERISTICS The e denotes the specifications which apply ver the tull operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 9)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CMOS I/O Mode |  |  |  |  |  |  |  |
| ${ }_{\text {tscki }}$ | SCKI Period | (Notes 18, 19) | $\bullet$ | 10 |  |  | ns |
| $\mathrm{t}_{\text {SCKIH }}$ | SCKI High Time |  | $\bullet$ | 4 |  |  | ns |
| ${ }^{\text {tsCKIL }}$ | SCKI Low Time |  | $\bullet$ | 4 |  |  | ns |
| tsSDISCKI | SDI Setup Time from SCKI $\uparrow$ | (Note 18) | $\bullet$ | 2 |  |  | ns |
| thSDISCKI | SDI Hold Time from SCKI $\uparrow$ | (Note 18) | $\bullet$ | 1 |  |  | ns |
| t-bSDOSCKI | SDO Data Valid Delay from SCKI $\uparrow$ | $\mathrm{C}_{\mathrm{L}}=25 \mathrm{pF}$ (Note 18) | $\bullet$ |  |  | 7.5 | ns |
| thSDOSCKI | SDO Remains Valid Delay from SCKI $\uparrow$ | $\mathrm{C}_{\mathrm{L}}=25 \mathrm{pF}$ (Note 18) | $\bullet$ | 1.5 |  |  | ns |
| ${ }^{\text {tSKEW }}$ | SDO to SCKO Skew | (Note 18) | $\bullet$ | -1 | 0 | 1 | ns |
| t ${ }_{\text {DSDOBUSYL }}$ | SDO Data Valid Delay from BUSY $\downarrow$ | $\mathrm{C}_{\mathrm{L}}=25 \mathrm{pF}$ (Note 18) | $\bullet$ | 0 |  |  | ns |
| ten | Bus Enable Time After $\overline{\mathrm{CS}} \downarrow$ | (Note 18) | $\bullet$ |  |  | 15 | ns |
| $\mathrm{t}_{\text {DIS }}$ | Bus Relinquish Time After $\overline{\mathrm{CS}} \uparrow$ | (Note 18) | $\bullet$ |  |  | 15 | ns |

LVDS I/O Mode

| $t_{\text {SCKI }}$ | SCKI Period | (Note 20) | $\bullet$ | 4 | ns |
| :--- | :--- | :--- | :--- | :--- | :---: |
| $t_{\text {SCKIH }}$ | SCKI High Time | (Note 20) | $\bullet$ | 1.5 | ns |
| $t_{\text {SCKIL }}$ | SCKI Low Time | (Note 20) | $\bullet$ | 1.5 | ns |
| $t_{\text {SSDISCKI }}$ | SDI Setup Time from SCKI | (Notes 11, 20) | $\bullet$ | 1.2 | ns |
| $t_{\text {HSDISCKI }}$ | SDI Hold Time from SCKI | (Notes 11, 20) | $\bullet$ | -0.2 | ns |
| $t_{\text {DSDOSCKI }}$ | SDO Data Valid Delay from SCKI | (Notes 11, 20) | $\bullet$ |  | ns |
| $t_{\text {HSDOSCKI }}$ | SDO Remains Valid Delay from SCKI | (Notes 11, 20) | $\bullet$ | 1 | ns |
| $t_{\text {SKEW }}$ | SDO to SCKO Skew | (Note 11) | $\bullet$ | -0.4 | 0 |
| $t_{\text {DSDOBUSYL }}$ | SDO Data Valid Delay from BUSY $\downarrow$ | (Note 11) | $\bullet$ | 0 | 0.4 |
| $t_{\text {EN }}$ | Bus Enable Time After $\overline{C S} \downarrow$ | $\bullet$ |  | ns |  |
| $t_{\text {DIS }}$ | Bus Relinquish Time After $\overline{C S} \uparrow$ |  | $\bullet$ |  | ns |

## ADC TIMING CHARACTERISTICS

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.
Note 2: All voltage values are with respect to GND.
Note 3: $V_{\text {DDLBYP }}$ is the output of an internal voltage regulator, and should only be connected to a $2.2 \mu \mathrm{~F}$ ceramic capacitor to bypass the pin to GND, as described in the Pin Functions section. Do not connect this pin to any external circuitry.
Note 4: When these pin voltages are taken below $\mathrm{V}_{\mathrm{EE}}$ or above $\mathrm{V}_{\mathrm{CC}}$, they will be clamped by internal diodes. This product can handle input currents of up to 100 mA below $\mathrm{V}_{\text {EE }}$ or above $\mathrm{V}_{\text {CC }}$ without latch-up.
Note 5: When these pin voltages are taken below GND or above $V_{D D}$ or $\mathrm{O} \mathrm{V}_{\mathrm{DD}}$, they will be clamped by internal diodes. This product can handle currents of up to 100 mA below $G N D$ or above $\mathrm{V}_{\mathrm{DD}}$ or $\mathrm{OV}_{D D}$ without latch-up.
Note 6: $-16.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{EE}} \leq 0 \mathrm{~V}, 7.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 38 \mathrm{~V}, 10 \mathrm{~V} \leq\left(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}\right) \leq 38 \mathrm{~V}$, $V_{D D}=5 \mathrm{~V}$, unless otherwise specified.
Note 7: Recommended operating conditions.
Note 8: Exceeding these limits on one channel may corrupt conversion results on the other channel. Driving an analog input above $V_{C C}$ on any channel up to 10 mA will not affect conversion results on other channels. Driving an analog input below $\mathrm{V}_{\text {EE }}$ may corrupt conversion results on other channels. Refer to Applications Information section for further details. Refer to Absolute Maximum Ratings section for pin voltage limits related to device reliability.
Note 9: $\mathrm{V}_{C C}=15 \mathrm{~V}, \mathrm{~V}_{E E}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}, O \mathrm{~V}_{\mathrm{DD}}=2.5 \mathrm{~V}, \mathrm{f}_{\mathrm{SMPL}}=550 \mathrm{ksps}$, internal reference and buffer, true bipolar input signal drive in bipolar SoftSpan ranges, unipolar signal drive in unipolar SoftSpan ranges, unless otherwise specified.

Note 10: Integral nonlinearity is defined as the deviation of a code from a straight line passing through the actual endpoints of the transfer curve. The deviation is measured from the center of the quantization band.
Note 11: Guaranteed by design, not subject to test.
Note 12: For bipolar SoftSpan ranges 7, 6, 3, and 2, zero-scale error is the offset voltage measured from -0.5LSB when the output code flickers between 000000000000000000 and 111111111111111111. Full-scale error for these SoftSpan ranges is the worst-case deviation of the first and last code transitions from ideal and includes the effect of offset error. For unipolar SoftSpan ranges 5, 4, and 1, zero-scale error is the offset voltage measured from 0.5LSB when the output code flickers between 000000000000000000 and 000000000000000001 . Fullscale error for these SoftSpan ranges is the worst-case deviation of the last code transition from ideal and includes the effect of offset error.

Note 13: All specifications in dB are referred to a full-scale input in the relevant SoftSpan input range, except for crosstalk, which is referred to the crosstalk injection signal amplitude.
Note 14: Temperature coefficient is calculated by dividing the maximum change in output voltage by the specified temperature range.
Note 15: When REFBUF is overdriven, the internal reference buffer must be disabled by setting REFIN $=0 \mathrm{~V}$.
Note 16: $I_{\text {REFBUF }}$ varies proportionally with sample rate and the number of active channels.
Note 17: Portions of the analog input circuitry are powered down during conversion, reducing Ivcc and IVEe. Refer to Applications Information section for more details..
Note 18: Parameter tested and guaranteed at $O \mathrm{~V}_{\mathrm{DD}}=1.71 \mathrm{~V}, O \mathrm{~V}_{\mathrm{DD}}=2.5 \mathrm{~V}$, and $O V_{D D}=5.25 \mathrm{~V}$.
Note 19: A tSCKI period of 10 ns minimum allows a shift clock frequency of up to 100 MHz for rising edge capture.
Note 20: $\mathrm{V}_{\text {ICM }}=1.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{ID}}=350 \mathrm{mV}$ for LVDS differential input pairs.

CMOS Timings


LVDS Timings (Differential)


Figure 1. Voltage Levels for Timing Specifications

TYPICAL PGRFORMANCE CHARACTERISTICS $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{VC}}=+15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$, $0 \mathrm{~V}_{D D}=2.5 \mathrm{~V}$, Internal Reference and Buffer $\left(\mathrm{V}_{\text {REFBUF }}=4.096 \mathrm{~V}\right)$, $\mathrm{f}_{\mathrm{SMPL}}=550 \mathrm{ksps}$, unless otherwise noted.










Integral Nonlinearity vs Output Code and Range
Integral Nonlinearity
vs Output Code and Channel

## Integral Nonlinearity <br> vs Output Code and Range



TYPICAL PGRFORMANCE CHARACTGRISTICS $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{VC}}=+15 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V}$, $O V_{D D}=2.5 \mathrm{~V}$, Internal Reference and Buffer $\left(\mathrm{V}_{\text {REFBUF }}=4.096 \mathrm{~V}\right)$, $\mathrm{f}_{\mathrm{SMPL}}=550 \mathrm{ksps}$, unless otherwise noted.


32k Point FFT $\mathrm{f}_{\text {SMPL }}=550 \mathrm{ksps}$, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$

32k Point FFT $\mathrm{f}_{\text {SMPL }}=550 \mathrm{ksps}$, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$


SNR, SINAD vs $V_{\text {Refbuf }}$,
$\mathrm{f}_{\mathrm{I}}=2 \mathrm{kHz}$


THD vs Input Frequency and Source Resistance


32k Point Arbitrary Two-Tone FFT
$\mathrm{f}_{\text {SMPL }}=550 \mathrm{ksps}, \mathrm{IN}^{+}=-7 \mathrm{dBFS} 2 \mathrm{kHz}$
Sine, IN $^{-}=-7 d B F S ~ 3.1 \mathrm{kHz}$ Sine


THD, Harmonics vs $V_{\text {REFBuF }}$, $\mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$


235318 G15

THD, Harmonics vs Input
Common Mode, $\mathrm{f}_{\mathrm{IN}}=\mathbf{2 k H z}$

 $O V_{D D}=2.5 \mathrm{~V}$, Internal Reference and Buffer ( $\mathrm{V}_{\text {REFBUF }}=4.096 \mathrm{~V}$ ), $\mathrm{f}_{\mathrm{SMPL}}=550 \mathrm{ksps}$, unless otherwise noted.


SNR, SINAD vs Temperature, $\mathrm{f}_{\mathrm{N}}=\mathbf{2 k H z}$



Current vs Temperature

CMRR vs Input Frequency



THD, Harmonics vs Temperature,




Positive Full-Scale Error vs Temperature and Channel

## Zero-Scale Error vs

Temperature and Channel


TYPICAL PGRFORMANC CHARACTERISTICS $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+15, V_{\mathrm{VE}}=-15 \mathrm{~V}, \mathrm{~V}_{\mathrm{VD}}=5 \mathrm{~V}$, $O V_{D D}=2.5 \mathrm{~V}$, Internal Reference and Buffer $\left(V_{\text {REFBUF }}=4.096 \mathrm{~V}\right)$, $\mathrm{f}_{\mathrm{SMPL}}=550 \mathrm{ksps}$, unless otherwise noted.


Offset Error
vs Input Common Mode


Power Dissipation vs Sampling Rate, N-Channels Enabled


Internal Reference Output
vs Temperature


Step Response
(Large-Signal Settling)


Power-Down Current
vs Temperature



235318 G30


## Step Response

(Fine Settling)


## PIn functions

Pins that are the Same for All Digital I/O Modes

INO ${ }^{+} /$INO $^{-}$, IN1 $^{+} /$IN1 $^{-}$(Pins 10/9, 4/3): Positive and Negative Analog Inputs, Channels 0 and 1. The converter simultaneously samples and digitizes ( $\mathrm{V}_{\mathrm{IN}^{+}}-\mathrm{V}_{\mathrm{IN}^{-}}$) for both channels. Wide input common mode range ( $\mathrm{V}_{\mathrm{EE}}+$ $4 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq \mathrm{V}_{\mathrm{CC}}-4 \mathrm{~V}$ ) and high common mode rejection allow the inputs to accept a wide variety of signal swings. Full-scale input range is determined by the channel's SoftSpan configuration.
GND (Pins 1, 2, 5, 6, 7, 8, 11, 12, 13, 14, 15, 18, 20, 25, 30, 36, 41, 44, 46, 47, 48): Ground. Solder all GND pins to a solid ground plane.

VCC (Pin 16): Positive High Voltage Power Supply. The range of $\mathrm{V}_{C C}$ is 7.5 V to 38 V with respect to GND and 10 V to 38 V with respect to $\mathrm{V}_{\mathrm{EE}}$. Bypass $\mathrm{V}_{\mathrm{CC}}$ to $G N D$ close to the pin with a $0.1 \mu \mathrm{~F}$ ceramic capacitor.

VEE (Pins 17, 45): Negative High Voltage Power Supply. The range of $\mathrm{V}_{\mathrm{EE}}$ is 0 V to -16.5 V with respect to GND and -10 V to -38 V with respect to $\mathrm{V}_{\text {CC }}$. Connect Pins 17 and 45 together and bypass the $\mathrm{V}_{\mathrm{EE}}$ network to GND close to Pin 17 with a $0.1 \mu \mathrm{~F}$ ceramic capacitor. In applications where $\mathrm{V}_{\mathrm{EE}}$ is shorted to GND, this capacitor may be omitted.

REFIN (Pin 19): Bandgap Reference Output/Reference Buffer Input. An internal bandgap reference nominally outputs 2.048 V on this pin. An internal reference buffer amplifies $V_{\text {REFIN }}$ to create the converter master reference voltage $\mathrm{V}_{\text {REFBUF }}=2 \cdot \mathrm{~V}_{\text {REFIN }}$ on the REFBUF pin. When using the internal reference, bypass REFIN to GND (Pin 20) close to the pin with a $0.1 \mu \mathrm{~F}$ ceramic capacitor to filter the bandgap output noise. If more accuracy is desired, overdrive REFIN with an external reference in the range of 1.25 V to 2.2 V . Do not load this pin when internal reference is used.

REFBUF (Pin 21): Internal Reference Buffer Output. An internal reference buffer amplifies $\mathrm{V}_{\text {REFIN }}$ to create the converter master reference voltage $\mathrm{V}_{\text {REFBUF }}=2 \bullet \mathrm{~V}_{\text {REFIN }}$ on this pin, nominally 4.096 V when using the internal bandgap reference. Bypass REFBUF to GND (Pin 20) close
to the pin with a $47 \mu \mathrm{~F}$ ceramic capacitor. The internal reference buffer may be disabled by grounding its input at REFIN. With the buffer disabled, overdrive REFBUF with an external reference voltage in the range of 2.5 V to 5 V . When using the internal reference buffer, limit the loading of any external circuitry connected to REFBUF to less than $200 \mu \mathrm{~A}$. Using a high input impedance amplifier to buffer $V_{\text {REFBUF }}$ to any external circuits is recommended.
PD (Pin 22): Power Down Input. When this pin is brought high, the LTC2353-18 is powered down and subsequent conversion requests are ignored. If this occurs during a conversion, the device powers down once the conversion completes. If this pin is brought high twice without an intervening conversion, an internal global reset is initiated, equivalent to a power-on-reset event. Logic levels are determined by $0 V_{D D}$.

LVDS/CMOS (Pin 23): I/O Mode Select. Tie this pin to OV ${ }_{D D}$ to select LVDS I/O mode, or to ground to select CMOS I/O mode. Logic levels are determined by OV $\mathrm{V}_{\mathrm{DD}}$.

CNV (Pin 24): Conversion Start Input. A rising edge on this pin puts the internal sample-and-holds into the hold mode and initiates a new conversion. CNV is not gated by $\overline{\mathrm{CS}}$, allowing conversions to be initiated independent of the state of the serial I/O bus.

BUSY (Pin 38): Busy Output. The BUSY signal indicates that a conversion is in progress. This pin transitions low-to-high at the start of each conversion and stays high until the conversion is complete. Logic levels are determined by $O V_{D D}$.

VDDLBYP (Pin 40): Internal 2.5V Regulator Bypass Pin. The voltage on this pin is generated via an internal regulator operating off of $\mathrm{V}_{\mathrm{DD}}$. This pin must be bypassed to GND close to the pin with a $2.2 \mu \mathrm{~F}$ ceramic capacitor. Do not connect this pin to any external circuitry.
$V_{D D}$ (Pins 42, 43): 5V Power Supply. The range of $V_{D D}$ is 4.75 V to 5.25 V . Connect Pins 42 and 43 together and bypass the $\mathrm{V}_{\mathrm{DD}}$ network to GND with a shared $0.1 \mu \mathrm{~F}$ ceramic capacitor close to the pins.

## PIn functions

CMOS I/O Mode

SDI ${ }^{+}$, SDI $^{-}$, SDO $^{+}$, SDO ${ }^{-}$(Pins 26, 27, 34, and 35): LVDS Input and Output. In CMOS I/O mode these pins are Hi-Z.
SD00, SD01 (Pins 28, 33): CMOS Serial Data Outputs, Channels 0 to 1 . The most recent conversion result along with channel configuration information is clocked out onto the SDO pins on each rising edge of SCKI. Output data formatting is described in the Digital Interface section. Leave unused SDO outputs unconnected. Logic levels are determined by $\mathrm{OV}_{\mathrm{DD}}$.
SCKI (Pin 29): CMOS Serial Clock Input. Drive SCKI with the serial I/O clock. SCKI rising edges latch serial data in on SDI and clock serial data out on SDO0 and SD01. For standard SPI bus operation, capture output data at the receiver on rising edges of SCKI. SCKI is allowed to idle either high or low. Logic levels are determined by $\mathrm{OV}_{\mathrm{DD}}$.

OV ${ }_{\text {DD }}$ (Pin 31): I/O Interface Power Supply. In CMOS I/O mode, the range of $O V_{D D}$ is 1.71 V to 5.25 V . Bypass $\mathrm{OV}_{\mathrm{DD}}$ to GND (Pin 30) close to the pin with a $0.1 \mu \mathrm{~F}$ ceramic capacitor.

SCKO (Pin 32): CMOS Serial Clock Output. SCKI rising edges trigger transitions on SCKO that are skew-matched to the serial output data streams on SDO0 and SD01. The resulting SCKO frequency is half that of SCKI. Rising and falling edges of SCKO may be used to capture SDO data at the receiver (FPGA) in double data rate (DDR) fashion. For standard SPI bus operation, SCKO is not used and should be left unconnected. SCKO is forced low at the falling edge of BUSY. Logic levels are determined by OV $\mathrm{VD}_{\mathrm{D}}$.

SDI (Pin 37): CMOS Serial Data Input. Drive this pin with the desired 6-bit SoftSpan configuration word (see Table 1a), latched on the rising edges of SCKI. If both channels will be configured to operate only in SoftSpan 7, tie SDI to OV $\mathrm{VD}_{\mathrm{D}}$. Logic levels are determined by OV $\mathrm{DD}^{\text {. }}$
$\overline{\mathbf{C S}}$ (Pin 39): Chip Select Input. The serial data I/O bus is enabled when $\overline{\mathrm{CS}}$ is low and is disabled and $\mathrm{Hi}-\mathrm{Z}$ when $\overline{\mathrm{CS}}$ is high. $\overline{\mathrm{CS}}$ also gates the external shift clock, SCKI. Logic levels are determined by $0 V_{D D}$.

## LVDS I/O Mode

SDI'/SDI- (Pins 26/27): LVDS Positive and Negative Serial Data Input. Differentially drive $\mathrm{SDI}^{+} /$SDI $^{-}$with the desired 6-bit SoftSpan configuration word (see Table 1a), latched on both the rising and falling edges of $\mathrm{SCKI}^{+} / \mathrm{SCKI}^{-}$. The $\mathrm{SDI}^{+} / \mathrm{SDI}^{-}$input pair is internally terminated with a $100 \Omega$ differential resistor when $\overline{\mathrm{CS}}$ is low.

SCKI ${ }^{+}$/SCKI${ }^{-}$(Pins 28/29): LVDS Positive and Negative Serial Clock Input. Differentially drive $\mathrm{SCKI}^{+} / \mathrm{SCKI}^{-}$with the serial I/O clock. $\mathrm{SCKI}^{+} /$SCKI $^{-}$rising and falling edges latch serial data in on $\mathrm{SDI}^{+} / \mathrm{SDI}^{-}$and clock serial data out on $\mathrm{SDO}^{+} / \mathrm{SDO}^{-}$. Idle $\mathrm{SCKI}^{+} / \mathrm{SCKI}^{-}$low, including when transitioning $\overline{\mathrm{CS}}$. The $\mathrm{SCKI}^{+} / \mathrm{SCKI}^{-}$input pair is internally terminated with a $100 \Omega$ differential resistor when $\overline{\mathrm{CS}}$ is low.
OV ${ }_{\text {DD }}$ (Pin 31): I/O Interface Power Supply. In LVDS I/O mode, the range of $0 \mathrm{~V}_{\mathrm{DD}}$ is 2.375 V to 5.25 V . Bypass $0 \mathrm{~V}_{\mathrm{DD}}$ to GND (Pin 30) close to the pin with a $0.1 \mu \mathrm{~F}$ ceramic capacitor.

SCKO/SCKO- (Pins 32/33): LVDS Positive and Negative Serial Clock Output. SCKO ${ }^{+}$SCKO ${ }^{-}$outputs a copy of the input serial I/O clock received on $\mathrm{SCKI}^{+} / \mathrm{SCKI}^{-}$, skewmatched with the serial output data stream on SDO ${ }^{+}$ $\mathrm{SDO}^{-}$. Use the rising and falling edges of $\mathrm{SCKO}^{+} / \mathrm{SCKO}^{-}$ to capture $\mathrm{SDO}^{+} / \mathrm{SDO}^{-}$data at the receiver (FPGA). The $\mathrm{SCKO}^{+} /$SCKO $^{-}$output pair must be differentially terminated with a $100 \Omega$ resistor at the receiver (FPGA).

SDO ${ }^{+}$SDO ${ }^{-}$(Pins 34/35): LVDS Positive and Negative Serial Data Output. The most recent conversion result along with channel configuration information is clocked out onto $\mathrm{SDO}^{+} / \mathrm{SDO}^{-}$on both rising and falling edges of $\mathrm{SCKI}^{+} / \mathrm{SCKI}^{-}$, beginning with channel 0 . The $\mathrm{SDO}^{+} / \mathrm{SDO}^{-}$ output pair must be differentially terminated with a $100 \Omega$ resistor at the receiver (FPGA).
SDI (Pin 37): CMOS Serial Data. In LVDS I/O mode, this pin is $\mathrm{Hi}-\mathrm{Z}$.
$\overline{\mathbf{C S}}$ (Pin 39): Chip Select Input. The serial data I/O bus is enabled when $\overline{\mathrm{CS}}$ is low, and is disabled and $\mathrm{Hi}-\mathrm{Z}$ when $\overline{\mathrm{CS}}$ is high. $\overline{\mathrm{CS}}$ also gates the external shift clock, SCKI ${ }^{+} /$ $\mathrm{SCKI}^{-}$. The internal $100 \Omega$ differential termination resistors on the $\mathrm{SCKI}^{+} / \mathrm{SCKI}^{-}$and $\mathrm{SDI}^{+} / \mathrm{SDI}^{-}$input pairs are disabled when $\overline{\mathrm{CS}}$ is high. Logic levels are determined by $0 V_{D D}$.

## CONFIGURATION TABLES

Table 1a. SoftSpan Configuration Table. Use This Table with Table 1b to Choose Independent Binary SoftSpan Codes SS[2:0] for Each Channel Based on Desired Analog Input Range. Combine SoftSpan Codes to Form 6-Bit SoftSpan Configuration Word S[5:0]. Use Serial Interface to Write SoftSpan Configuration Word to LTC2353-18, as shown in Figure 18

| BINARY SoftSpan CODE SS[2:0] | ANALOG INPUT RANGE | FULL SCALE RANGE | BINARY FORMAT OF CONVERSION RESULT |
| :---: | :---: | :---: | :---: |
| 111 | $\pm 2.5 \bullet V_{\text {REFBUF }}$ | $5 \cdot V_{\text {REFBUF }}$ | Two's Complement |
| 110 | $\pm 2.5 \cdot \mathrm{~V}_{\text {REFBUF }} / 1.024$ | $5 \cdot \mathrm{~V}_{\text {REFBUF }} / 1.024$ | Two's Complement |
| 101 | OV to 2.5 • $\mathrm{V}_{\text {REFBUF }}$ | 2.5 • V REFBUF | Straight Binary |
| 100 | OV to 2.5 • $\mathrm{V}_{\text {REFBUF }} / 1.024$ | $2.5 \cdot \mathrm{~V}_{\text {REFBUF }} / 1.024$ | Straight Binary |
| 011 | $\pm 1.25 \cdot \mathrm{~V}_{\text {REFBUF }}$ | 2.5 • $\mathrm{V}_{\text {REFBUF }}$ | Two's Complement |
| 010 | $\pm 1.25 \cdot \mathrm{~V}_{\text {REFBUF }} / 1.024$ | 2.5 • V ${ }_{\text {REFBUF }} / 1.024$ | Two's Complement |
| 001 | OV to 1.25 - $\mathrm{V}_{\text {REFBUF }}$ | 1.25 • V REFBUF | Straight Binary |
| 000 | Channel Disabled | Channel Disabled | All Zeros |

Table 1b. Reference Configuration Table. The LTC2353-18 Supports Three Reference Configurations. Analog Input Range Scales with the Converter Master Reference Voltage, VREFBUF

| REFERENCE CONFIGURATION | $V_{\text {REFIN }}$ | $V_{\text {RefbuF }}$ | BINARY SoftSpan CODE SS[2:0] | ANALOG INPUT RANGE |
| :---: | :---: | :---: | :---: | :---: |
| Internal Reference with Internal Buffer | 2.048 V | 4.096 V | 111 | $\pm 10.24 \mathrm{~V}$ |
|  |  |  | 110 | $\pm 10 \mathrm{~V}$ |
|  |  |  | 101 | OV to 10.24 V |
|  |  |  | 100 | 0 V to 10 V |
|  |  |  | 011 | $\pm 5.12 \mathrm{~V}$ |
|  |  |  | 010 | $\pm 5 \mathrm{~V}$ |
|  |  |  | 001 | OV to 5.12V |
| External Reference with Internal Buffer (REFIN Pin Externally Overdriven) | $\begin{gathered} 1.25 \mathrm{~V} \\ \text { (Min Value) } \end{gathered}$ | 2.5 V | 111 | $\pm 6.25 \mathrm{~V}$ |
|  |  |  | 110 | $\pm 6.104 \mathrm{~V}$ |
|  |  |  | 101 | 0 V to 6.25 V |
|  |  |  | 100 | OV to 6.104V |
|  |  |  | 011 | $\pm 3.125 \mathrm{~V}$ |
|  |  |  | 010 | $\pm 3.052 \mathrm{~V}$ |
|  |  |  | 001 | OV to 3.125 V |
|  | $\begin{gathered} 2.2 \mathrm{~V} \\ \text { (Max Value) } \end{gathered}$ | 4.4V | 111 | $\pm 11 \mathrm{~V}$ |
|  |  |  | 110 | $\pm 10.742 \mathrm{~V}$ |
|  |  |  | 101 | 0 V to 11V |
|  |  |  | 100 | OV to 10.742V |
|  |  |  | 011 | $\pm 5.5 \mathrm{~V}$ |
|  |  |  | 010 | $\pm 5.371 \mathrm{~V}$ |
|  |  |  | 001 | 0V to 5.5V |

## CONFIGURATION TABLES

Table 1b. Reference Configuration Table (Continued). The LTC2353-18 Supports Three Reference Configurations. Analog Input Range Scales with the Converter Master Reference Voltage, V REFb 作

| REFERENCE CONFIGURATION | $V_{\text {REFIN }}$ | $V_{\text {Refbuf }}$ | BINARY SoftSpan CODE SS[2:0] | ANALOG INPUT RANGE |
| :---: | :---: | :---: | :---: | :---: |
| External Reference Unbuffered <br> (REFBUF Pin <br> Externally Overdriven, REFIN Pin Grounded) | OV | $\begin{gathered} 2.5 \mathrm{~V} \\ \text { (Min Value) } \end{gathered}$ | 111 | $\pm 6.25 \mathrm{~V}$ |
|  |  |  | 110 | $\pm 6.104 \mathrm{~V}$ |
|  |  |  | 101 | 0V to 6.25V |
|  |  |  | 100 | OV to 6.104V |
|  |  |  | 011 | $\pm 3.125 \mathrm{~V}$ |
|  |  |  | 010 | $\pm 3.052 \mathrm{~V}$ |
|  |  |  | 001 | OV to 3.125 V |
|  | OV | 5 V <br> (Max Value) | 111 | $\pm 12.5 \mathrm{~V}$ |
|  |  |  | 110 | $\pm 12.207 \mathrm{~V}$ |
|  |  |  | 101 | OV to 12.5V |
|  |  |  | 100 | OV to 12.207V |
|  |  |  | 011 | $\pm 6.25 \mathrm{~V}$ |
|  |  |  | 010 | $\pm 6.104 \mathrm{~V}$ |
|  |  |  | 001 | 0V to 6.25V |

## fUnCTIONAL BLOCK DIAGRAM

CMOS I/O Mode


LVDS I/O Mode


## LTC2353-18

## TImInG DIAGRAM

## CMOS I/O Mode

$\overline{C S}=P D=0$


LVDS I/O Mode


## APPLICATIONS INFORMATION

## OVERVIEW

The LTC2353-18 is an 18-bit, low noise 2-channel simultaneous sampling successive approximation register (SAR) ADC with buffered differential, wide common mode range picoamp inputs. The ADC operates from a 5 V low voltage supply and flexible high voltage supplies, nominally $\pm 15 \mathrm{~V}$. Using the integrated low-drift reference and buffer ( $\mathrm{V}_{\text {REFBUF }}=4.096 \mathrm{~V}$ nominal $)$, both channels of this SoftSpan ADC can be independently configured on a conversion-by-conversion basis to accept $\pm 10.24 \mathrm{~V}, 0 \mathrm{~V}$ to $10.24 \mathrm{~V}, \pm 5.12 \mathrm{~V}$, or 0 V to 5.12 V signals. The input signal range may be expanded up to $\pm 12.5 \mathrm{~V}$ using an external 5 V reference. One channel may also be disabled to increase throughput on the other channel.
The integrated picoamp-input analog buffers, wide input common mode range, and 124dB CMRR of the LTC235318 allow the ADC to directly digitize a variety of signals using minimal board space and power. This input signal flexibility, combined with $\pm 3.5 \mathrm{LSB}$ INL, no missing codes at 18 bits, and 96.4dB SNR, makes the LTC2353-18 an ideal choice for many high voltage applications requiring wide dynamic range.
The absolute common mode input range ( $\mathrm{V}_{\mathrm{EE}}+4 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{CC}}-4 \mathrm{~V}$ ) is determined by the choice of high voltage supplies. These supplies may be biased asymmetrically around ground and include the ability for $\mathrm{V}_{\mathrm{EE}}$ to be tied directly to ground.
The LTC2353-18 supports pin-selectable SPI CMOS (1.8V to 5 V ) and LVDS serial interfaces, enabling it to communicate equally well with legacy microcontrollers and modern FPGAs. In CMOS mode, applications may employ either one or two lanes of serial output data, allowing the user to optimize bus width and data throughput. The LTC2353-18 typically dissipates 195 mW when converting two channels simultaneously at 550 ksps per channel. Optional nap and power down modes may be employed to further reduce power consumption during inactive periods.

## CONVERTER OPERATION

The LTC2353-18 operates in two phases. During the acquisition phase, the sampling capacitors in both channels' sample-and-hold (S/H) circuit connect to their respective analog input buffers, which track the differential analog input voltage $\left(\mathrm{V}_{1 \mathbb{N}^{+}}-\mathrm{V}_{\mathbb{I N}^{-}}\right)$. A rising edge on the CNV pin transitions both channels' S/H circuits from track mode to hold mode, simultaneously sampling the input signals on both channels and initiating a conversion. During the conversion phase, both channels' sampling capacitors are connected, one channel at a time, to an 18-bit charge redistribution capacitor D/A converter (CDAC). The CDAC is sequenced through a successive approximation algorithm, effectively comparing the sampled input voltage with binary-weighted fractions of the channel's SoftSpan full-scale range (e.g., $\mathrm{V}_{\mathrm{FSR}} / 2, \mathrm{~V}_{\mathrm{FSR}} / 4 \ldots \mathrm{~V}_{\mathrm{FSR}} / 262144$ ) using a differential comparator. At the end of this process, the CDAC output approximates the channel's sampled analog input. Once both channels have been converted in this manner, the ADC control logic prepares the 18-bit digital output codes from each channel for serial transfer.

## TRANSFER FUNCTION

The LTC2353-18 digitizes each channel's full-scale voltage range into $2^{18}$ levels. In conjunction with the ADC master reference voltage, $\mathrm{V}_{\text {REFBUF }}$, a channel's SoftSpan configuration determines its input voltage range, full-scale range, LSB size, and the binary format of its conversion result, as shown in Tables 1a and 1b. For example, employing the internal reference and buffer ( $\mathrm{V}_{\text {REFBUF }}=4.096 \mathrm{~V}$ nominal), SoftSpan 7 configures a channel to accept a $\pm 10.24 \mathrm{~V}$ bipolar analog input voltage range, which corresponds to a 20.48 V full-scale range with a $78.125 \mu \mathrm{~V}$ LSB. Other SoftSpan configurations and reference voltages may be employed to convert both larger and smaller bipolar and unipolar input ranges. Conversion results are output in two's complement binary format for all bipolar SoftSpan ranges, and in straight binary format for all unipolar

## APPLICATIONS INFORMATION

SoftSpan ranges. The ideal two's complement transfer function is shown in Figure 2, while the ideal straight binary transfer function is shown in Figure 3.


Figure 2. LTC2353-18 Two’s Complement Transfer Function


Figure 3. LTC2353-18 Straight Binary Transfer Function

## BUFFERED ANALOG INPUTS

Each channel of the LTC2353-18 simultaneously samples the voltage difference ( $\mathrm{V}_{\mathrm{IN}^{+}}-\mathrm{V}_{\mathrm{IN}^{-}}$) between its analog input pins over a wide common mode input range while attenuating unwanted signals common to both input pins by the common-mode rejection ratio (CMRR) of the ADC. Wide common mode input range coupled with high CMRR allows the $\mathrm{IN}^{+} / \mathrm{N}^{-}$analog inputs to swing with an arbitrary relationship to each other, provided both pins remain between $\left(\mathrm{V}_{\mathrm{EE}}+4 \mathrm{~V}\right)$ and $\left(\mathrm{V}_{\mathrm{CC}}-4 \mathrm{~V}\right)$. This feature of the

LTC2353-18 enables it to accept a wide variety of signal swings, including traditional classes of analog input signals such as pseudo-differential unipolar, pseudo-differential true bipolar, and fully differential, simplifying signal chain design. For conversion of signals extending to $\mathrm{V}_{\mathrm{EE}}$, the unbuffered LTC2348-18 ADC is recommended.

The wide operating range of the high voltage supplies offers further input common mode flexibility. As long as the voltage difference limits of $10 \mathrm{~V} \leq\left(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}\right) \leq 38 \mathrm{~V}$ are observed, $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{EE}}$ may be independently biased anywhere within their own individually allowed operating ranges, including the ability for $\mathrm{V}_{\mathrm{EE}}$ to be tied directly to ground. This feature enables the common mode input range of the LTC2353-18 to be tailored to specific application requirements.

In all SoftSpan ranges, each channel's analog inputs can be modeled by the equivalent circuit shown in Figure 4. At the start of acquisition, the sampling capacitors (CSAMP) connect to the integrated buffers BUFFER ${ }^{+} /$BUFFER $^{-}$ through the sampling switches. The sampled voltage is reset during the conversion process and is therefore re-acquired for each new conversion.

The diodes between the inputs and the $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{EE}}$ supplies provide input ESD protection. While within the supply voltages, the analog inputs of the LTC2353-18 draw only 5pA typical DC leakage current and the ESD protection diodes don't turn on. This offers a significant advantage over external op amp buffers, which often have diode protection that turns on during transients and corrupts the voltage on any filter capacitors at their inputs.


Figure 4. Equivalent Circuit for Differential Analog Inputs, Single Channel Shown

## APPLICATIONS INFORMATION

## Bipolar SoftSpan Input Ranges

For channels configured in SoftSpan ranges 7, 6, 3, or 2, the LTC2353-18 digitizes the differential analog input voltage ( $\mathrm{V}_{\text {IN }^{+}}-\mathrm{V}_{\text {IN }^{-}}$) over a bipolar span of $\pm 2.5$ • $\mathrm{V}_{\text {REFBUF }} \pm 2.5 \cdot \mathrm{~V}_{\text {REFBUF }} / 1.024, \pm 1.25$ • $\mathrm{V}_{\text {REFBUF }}$, or $\pm 1.25 \cdot \mathrm{~V}_{\text {REFBUF }} / 1.024$, respectively, as shown in Table 1a. These SoftSpan ranges are useful for digitizing input signals where $\mathrm{IN}^{+}$and $\mathrm{IN}^{-}$swing above and below each other. Traditional examples include fully differential input signals, where $I \mathrm{~N}^{+}$and $\mathrm{IN}^{-}$are driven 180 degrees out-of-phase with respect to each other centered around a common mode voltage ( $\mathrm{V}_{\mathrm{IN}^{+}}+\mathrm{V}_{\mathrm{IN}^{-}}$)/2, and pseudodifferential true bipolar input signals, where $\mathrm{IN}^{+}$swings above and below a ground reference level, driven on $\mathrm{IN}^{-}$. Regardless of the chosen SoftSpan range, the wide common mode input range and high CMRR of the $\operatorname{IN}+/ \mathrm{N}^{-}$ analog inputs allow them to swing with an arbitrary relationship to each other, provided each pin remains between ( $\mathrm{V}_{\mathrm{CC}}-4 \mathrm{~V}$ ) and $\left(\mathrm{V}_{\mathrm{EE}}+4 \mathrm{~V}\right)$. The output data format for all bipolar SoftSpan ranges is two's complement.

## Unipolar SoftSpan Input Ranges

For channels configured in SoftSpan ranges 5, 4, or 1, the LTC2353-18 digitizes the differential analog input voltage $\left(\mathrm{V}_{\mathrm{IN}^{+}}-\mathrm{V}_{\text {IN }}\right.$ ) over a unipolar span of 0 V to $2.5 \cdot \mathrm{~V}_{\text {REFBUF }}$, 0 V to $2.5 \bullet \vee_{\text {REFBUF }} / 1.024$, or 0 V to $1.25 \bullet \mathrm{~V}_{\text {REFBUF, }}$, respectively, as shown in Table 1a. These SoftSpan ranges are useful for digitizing input signals where $\mathrm{IN}^{+}$remains above $\mathrm{IN}^{-}$. A traditional example includes pseudo-differential unipolar input signals, where $\operatorname{IN}{ }^{+}$swings above a ground reference level, driven on $\mathrm{IN}^{-}$. Regardless of the chosen SoftSpan range, the wide common mode input range and high CMRR of the $\mathrm{IN}^{+} / \mathrm{IN}^{-}$analog inputs allow them to swing with an arbitrary relationship to each other, provided each pin remains between $\left(\mathrm{V}_{\mathrm{CC}}-4 \mathrm{~V}\right)$ and $\left(\mathrm{V}_{\mathrm{EE}}+4 \mathrm{~V}\right)$. The output data format for all unipolar SoftSpan ranges is straight binary.

## INPUT DRIVE CIRCUITS

The CMOS buffer input stage offers a very high degree of transient isolation from the sampling process. Most sensors, signal conditioning amplifiers and filter networks
with less than $10 \mathrm{k} \Omega$ of impedance can drive the passive 3 pF analog input capacitance directly. For higher impedances and slow-settling circuits, add a 680pF capacitor at the pins to maintain the full DC accuracy of the LTC2353-18.

The very high input impedance of the unity gain buffers in the LTC2353-18 greatly reduces the input drive requirements and makes it possible to include optional RC filters with $k \Omega$ impedance and arbitrarily slow time constants for anti-aliasing or other purposes. Micropower op amps with limited drive capability are also well suited to drive the high impedance analog inputs directly.

The LTC2353-18 features proprietary circuitry to achieve exceptional internal crosstalk isolation between channels ( -121 dB typical). The PC board wiring to the analog inputs should be short and shielded to prevent external capacitive crosstalk between channels. The capacitance between adjacent package pins is 0.16 pF . Low source resistance and/or high source capacitance help reduce external capacitively coupled crosstalk. Single ended input drive also enjoys additional external crosstalk isolation because every other input pin is grounded, or at a low impedance DC source, and serves as a shield between channels.

## INPUT OVERDRIVE TOLERANCE

Driving an analog input above $V_{\text {CC }}$ on any channel up to 10 mA will not affect conversion results on other channels. Approximately $70 \%$ of this overdrive current will flow out of the $V_{\text {CC }}$ pin and the remaining $30 \%$ will flow out of $\mathrm{V}_{\mathrm{EE}}$. This current flowing out of $\mathrm{V}_{\mathrm{EE}}$ will produce heat across the $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ voltage drop and must be taken into account for the total Absolute Maximum power dissipation of 500 mW . Driving an analog input below $\mathrm{V}_{\mathrm{EE}}$ may corrupt conversion results on other channels. This product can handle input currents of up to 100 mA below $V_{E E}$ or above $V_{C C}$ without latch-up.
Keep in mind that driving the inputs above $V_{C C}$ or below $V_{E E}$ may reverse the normal current flow from the external power supplies driving these pins.

## APPLLCATIONS InFORMATION

## Input Filtering

The true high impedance analog inputs can accommodate a very wide range of passive or active signal conditioning filters. The buffered ADC inputs have an analog bandwidth of 6 MHz , and impose no particular bandwidth requirement on external filters. The external input filters can therefore be optimized independent of the ADC to reduce signal chain noise and interference. A common filter configuration is the simple anti-aliasing and noise reducing RC filter with its pole at half the sampling frequency. For example, 275 ksps with $\mathrm{R}=845 \Omega$ and $\mathrm{C}=680 \mathrm{pF}$ as shown in Figure 5.


Figure 5. Filtering Single-Ended Input Signals
High quality capacitors and resistors should be used in the RC filters since these components can add distortion. NPO/COG and silver mica type dielectric capacitors have excellent linearity. Carbon surface mount resistors can generate distortion from self-heating and from damage that may occur during soldering. Metal film surface mount resistors are much less susceptible to both problems.

## Arbitrary and Fully Differential Analog Input Signals

The wide common mode input range and high CMRR of the LTC2353-18 allow each channel's $\mathrm{IN}^{+}$and $\mathrm{IN}^{-}$pins to
swing with an arbitrary relationship to each other, provided each pin remains between $\left(\mathrm{V}_{C C}-4 \mathrm{~V}\right)$ and $\left(\mathrm{V}_{\mathrm{EE}}+4 \mathrm{~V}\right)$. This feature of the LTC2353-18 enables it to accept a wide variety of signal swings, simplifying signal chain design.

The two-tone test shown in Figure 6b demonstrates the arbitrary input drive capability of the LTC2353-18. This test simultaneously drives $\mathrm{IN}^{+}$with a -7 dBFS 2 kHz single-ended sine wave and $\mathrm{IN}^{-}$with a -7 dBFS 3.1 kHz single-ended sine wave. Together, these signals sweep the analog inputs across a wide range of common mode and differential mode voltage combinations, similar to the more general arbitrary input signal case. They also have a simple spectral representation. An ideal differential converter with no common-mode sensitivity will digitize this signal as two -7dBFS spectral tones, one at each sine wave frequency. The FFT plot in Figure 6b demonstrates the LTC2353-18 response approaches this ideal, with 121 dB of SFDR limited by the converter's second harmonic distortion response to the 3.1 kHz sine wave on $\mathrm{IN}^{-}$.

The ability of the LTC2353-18 to accept arbitrary signal swings over a wide input common mode range with high CMRR can simplify application solutions. In practice, many sensors produce a differential sensor voltage riding on top of a large common mode signal. Figure 7a depicts one way of using the LTC2353-18 to digitize signals of this type. The amplifier stage provides a differential gain of approximately $10 \mathrm{~V} N$ to the desired sensor signal while the unwanted common mode signal is attenuated by the ADC CMRR. The circuit employs the $\pm 5 \mathrm{~V}$ SoftSpan range of the ADC. Figure 7b shows measured CMRR performance of this solution, which is competitive with the best commercially available instrumentation amplifiers. Figure 7c shows measured AC performance of this solution.

In Figure 8, another application circuit is shown which uses both channels of the LTC2353-18 to simultaneously sense the voltage and bidirectional current through a sense resistor over a wide common mode range.

## APPLICATIONS INFORMATION



Figure 6a. Input Arbitrary, Fully Differential, True Bipolar, and Unipolar Signals


Figure 6b. Two-Tone Test. $\mathrm{IN}^{+}=-7 \mathrm{dBFS} 2 \mathrm{kHz}$ Sine, $\mathrm{IN}^{-}=-7 \mathrm{dBFS} 3.1 \mathrm{kHz}$ Sine, 32k Point FFT, $\mathrm{f}_{\text {SMPL }}=550 \mathrm{ksps}$. Circuit Shown in Figure 6a


Figure 6 d . $\mathrm{IN}^{+}=-\mathbf{- 1 d B F S} 2 \mathrm{kHz}$ True Bipolar Sine, $\mathrm{IN}^{-}=\mathbf{0 V}, 32 \mathrm{k}$ Point FFT, fisMPL $=550 \mathrm{ksps}$. Circuit Shown in Figure 6a

Fully Differential Drive


Figure 6 c . $\mathrm{IN}^{+} / \mathrm{N}^{-}=-1 \mathrm{dBFS} 2 \mathrm{kHz}$ Fully Differential Sine, $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{OV}, 32 \mathrm{k}$ Point FFT, $\mathrm{f}_{\text {SMPL }}=550 \mathrm{ksps}$. Circuit Shown in Figure 6a


Figure 6 e . $\mathrm{IN}^{+}=-1 \mathrm{dBFS} 2 \mathrm{kHz}$ Unipolar Sine, $\mathrm{IN}^{-}=\mathbf{0 V}$, 32k Point FFT, $\mathrm{f}_{\text {SMPL }}=550 \mathrm{ksps}$. Circuit Shown in Figure 6a

## LTC2353-18

## APPLICATIONS InFORMATION




Figure 7a. Amplify Differential Signals with Gain of 10
Over a Wide Common Mode Range with Buffered Analog Inputs


Figure 7b. CMRR vs Input Frequency. Circuit Shown in Figure 7a


Figure 7c. $\mathrm{IN}^{+} / \mathrm{IN}^{-}=450 \mathrm{mV} 200 \mathrm{~Hz}$ Fully
Differential Sine, OV $\leq V_{\text {CM }} \leq 24 V$, 32k Point FFT, $\mathbf{f}_{\text {SMPL }}=550 \mathrm{ksps}$. Circuit Shown in Figure 7a


Figure 8. Simultaneously Sense Voltage (CHO) and Current (CH1) Over a Wide Common Mode Range

## APPLICATIONS INFORMATION

## ADC REFERENCE

As shown previously in Table 1b, the LTC2353-18 supports three reference configurations. The first uses both the internal bandgap reference and reference buffer. The second externally overdrives the internal reference but retains the internal buffer, which isolates the external reference from ADC conversion transients. This configuration is ideal for sharing a single precision external reference across multiple ADCs. The third disables the internal buffer and overdrives the REFBUF pin externally.

## Internal Reference with Internal Buffer

The LTC2353-18 has an on-chip, low noise, low drift (20ppm/ ${ }^{\circ} \mathrm{C}$ maximum), temperature compensated bandgap reference that is factory trimmed to 2.048 V . The reference output connects through a $20 \mathrm{k} \Omega$ resistor to the REFIN pin, which serves as the input to the on-chip reference buffer, as shown in Figure 9a. When employing the internal bandgap reference, the REFIN pin should be bypassed to GND (Pin 20) close to the pin with a $0.1 \mu \mathrm{~F}$ ceramic capacitor to filter wideband noise. The reference buffer amplifies $V_{\text {REFIN }}$ to create the converter master reference voltage $\mathrm{V}_{\text {REFBUF }}=2 \bullet \mathrm{~V}_{\text {REFIN }}$ on the REFBUF pin, nominally 4.096 V when using the internal bandgap reference. Bypass REFBUF to GND (Pin 20) close to the pin with at least a $47 \mu \mathrm{~F}$ ceramic capacitor (X7R, 10V, 1210 size or $\mathrm{X} 5 \mathrm{R}, 10 \mathrm{~V}, 0805$ size) to compensate the reference buffer, absorb transient conversion currents, and minimize noise.

## External Reference with Internal Buffer

If more accuracy and/or lower drift is desired, REFIN can be easily overdriven by an external reference since $20 \mathrm{k} \Omega$ of resistance separates the internal bandgap reference output from the REFIN pin, as shown in Figure 9b. The valid range of external reference voltage overdrive on the REFIN pin is 1.25 V to 2.2 V , resulting in converter master reference voltages $\mathrm{V}_{\text {REFBUF }}$ between 2.5 V and 4.4V, respectively. Analog Devices offers a portfolio of high performance references designed to meet the needs of many applications. With its small size, low power, and high accuracy, the LTC6655-2.048 is well suited for use with the LTC2353-18 when overdriving the internal


Figure 9a. Internal Reference with Internal Buffer Configuration


Figure 9b. External Reference with Internal Buffer Configuration


Figure 9c. External Reference with Disabled Internal Buffer Configuration

## APPLICATIONS InFORMATION

reference. The LTC6655-2.048 offers 0.025\% (maximum) initial accuracy and $2 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ (maximum) temperature coefficient for high precision applications. The LTC66552.048 is fully specified over the H-grade temperature range, complementing the extended temperature range of the LTC2353-18 up to $125^{\circ} \mathrm{C}$. Bypassing the LTC66552.048 with a $2.7 \mu \mathrm{~F}$ to $100 \mu \mathrm{~F}$ ceramic capacitor close to the REFIN pin is recommended.

## External Reference with Disabled Internal Buffer

The internal reference buffer supports $V_{\text {REFBUF }}=4.4 \mathrm{~V}$ maximum. By grounding REFIN, the internal buffer may be disabled allowing REFBUF to be overdriven with an external reference voltage between 2.5 V and 5 V , as shown in Figure 9c. Maximum input signal swing and SNR are achieved by overdriving REFBUF using an external 5 V reference. The buffer feedback resistors load the REFBUF pin with $13 \mathrm{k} \Omega$ even when the reference buffer is disabled. The LTC6655-5 offers the same small size, accuracy, drift, and extended temperature range as the LTC6655-2.048, and achieves a typical SNR of 97.9 dB when paired with the LTC2353-18. Bypass the LTC6655-5 to GND (Pin 20) close to the REFBUF pin with at least a $47 \mu \mathrm{~F}$ ceramic capacitor (X7R, 10V, 1210 size or X5R, 10V, 0805 size) to absorb transient conversion currents and minimize noise.

The LTC2353-18 converter draws a charge ( $Q_{\text {CONV }}$ ) from the REFBUF pin during each conversion cycle. On short time scales most of this charge is supplied by the external REFBUF bypass capacitor, but on longer time scales all of the charge is supplied by either the reference buffer, or when the internal reference buffer is disabled, the external reference. This charge draw corresponds to a DC current equivalent of $I_{\text {REFBUF }}=Q_{\text {CONV }} \bullet f_{\text {SMPL }}$, which is proportional to sample rate. In applications where a burst of samples is taken after idling for long periods of time, as shown in Figure 10, $I_{\text {REFBUF }}$ quickly transitions from approximately 0.4 mA to $1.2 \mathrm{~mA}\left(\mathrm{~V}_{\text {REFBUF }}=5 \mathrm{~V}\right.$,
$\mathrm{f}_{\text {SMPL }}=550 \mathrm{ksps}$ ). This current step triggers a transient response in the external reference that must be considered, since any deviation in $V_{\text {REFBUF }}$ affects converter accuracy. If an external reference is used to overdrive REFBUF, the fast settling LTC6655 family of references is recommended.

## Internal Reference Buffer Transient Response

For optimum performance in applications employing burst sampling, the external reference with internal reference buffer configuration should be used. The internal reference buffer incorporates a proprietary design that minimizes movements in $V_{\text {REFBUF }}$ when responding to a burst of conversions following an idle period. Figure 11 compares the burst conversion response of the LTC235318 with an input near full scale for two reference configurations. The first configuration employs the internal reference buffer with REFIN externally overdriven by an LTC6655-2.048, while the second configuration disables the internal reference buffer and overdrives REFBUF with an external LTC6655-4.096. In both cases REFBUF is bypassed to GND with a $47 \mu \mathrm{~F}$ ceramic capacitor.


Figure 11. Burst Conversion Response of the LTC2353-18, $\mathrm{f}_{\text {SMPL }}=550 \mathrm{ksps}$

CNV


Figure 10. CNV Waveform Showing Burst Sampling

## APPLICATIONS INFORMATION

## DYNAMIC PERFORMANCE

Fast Fourier transform (FFT) techniques are used to test the ADC's frequency response, distortion, and noise at the rated throughput. By applying a low distortion sine wave and analyzing the digital output using an FFT algorithm, the ADC's spectral content can be examined for frequencies outside the fundamental. The LTC2353-18 provides guaranteed tested limits for both AC distortion and noise measurements.

## Signal-to-Noise and Distortion Ratio (SINAD)

The signal-to-noise and distortion ratio (SINAD) is the ratio between the RMS amplitude of the fundamental input frequency and the RMS amplitude of all other frequency components at the $\mathrm{A} / \mathrm{D}$ output. The output is band-limited to frequencies below half the sampling frequency, excluding DC. Figure 12 shows that the LTC2353-18 achieves a typical SINAD of 96.2 dB in the $\pm 10.24 \mathrm{~V}$ range at a 550 ksps sampling rate with a true bipolar 2 kHz input signal.

## Signal-to-Noise Ratio (SNR)

The signal-to-noise ratio (SNR) is the ratio between the RMS amplitude of the fundamental input frequency and the RMS amplitude of all other frequency components except the first five harmonics and DC. Figure 12 shows that the LTC2353-18 achieves a typical SNR of 96.3dB in the $\pm 10.24 \mathrm{~V}$ range at a 550 ksps sampling rate with a true bipolar 2 kHz input signal.

## Total Harmonic Distortion (THD)

Total harmonic distortion (THD) is the ratio of the RMS sum of all harmonics of the input signal to the fundamental itself. The out-of-band harmonics alias into the frequency band between DC and half the sampling frequency ( $\mathrm{f}_{\mathrm{SMPL}} / 2$ ). THD is expressed as:

$$
T H D=20 \log \frac{\sqrt{V_{2}^{2}+V_{3}^{2}+V_{4}^{2} \ldots V_{N}^{2}}}{V_{1}}
$$

where $\mathrm{V}_{1}$ is the RMS amplitude of the fundamental frequency and $V_{2}$ through $V_{N}$ are the amplitudes of the
second through Nth harmonics, respectively. Figure 12 shows that the LTC2353-18 achieves a typical THD of $-111 \mathrm{~dB}(\mathrm{~N}=6)$ in the $\pm 10.24 \mathrm{~V}$ range at a 550 ksps sampling rate with a true bipolar 2 kHz input signal.


Figure 12. 32 k Point $\mathrm{FFT} \mathrm{f}_{\text {SMPL }}=550 \mathrm{ksps}, \mathrm{f}_{\mathrm{IN}}=2 \mathrm{kHz}$

## POWER CONSIDERATIONS

The LTC2353-18 requires four power supplies: the positive and negative high voltage power supplies ( $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{EE}}$ ), the 5 V core power supply $\left(\mathrm{V}_{\mathrm{DD}}\right)$ and the digital input/ output ( $\mathrm{I} / 0$ ) interface power supply ( $0 \mathrm{~V}_{\mathrm{DD}}$ ). As long as the voltage difference limits of $10 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}} \leq 38 \mathrm{~V}$ are observed, $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{EE}}$ may be independently biased anywhere within their own individual allowed operating ranges, including the ability for $\mathrm{V}_{\mathrm{EE}}$ to be tied directly to ground. This feature enables the common mode input range of the LTC2353-18 to be tailored to the specific application's requirements. The flexible $\mathrm{OV}_{\mathrm{DD}}$ supply allows the LTC2353-18 to communicate with CMOS logic operating between 1.8 V and 5 V , including 2.5 V and 3.3 V systems. When using LVDS I/O mode, the range of OV ${ }_{D D}$ is 2.375 V to 5.25 V .

## Power Supply Sequencing

The LTC2353-18 does not have any specific power supply sequencing requirements. Care should be taken to adhere to the maximum voltage relationships described in the Absolute Maximum Ratings section. The LTC235318 has an internal power-on-reset (POR) circuit which

## APPLICATIONS INFORMATION

resets the converter on initial power-up and whenever $V_{D D}$ drops below 2V. Once the supply voltage re-enters the nominal supply voltage range, the POR reinitializes the ADC. No conversions should be initiated until at least 10 ms after a POR event to ensure the initialization period has ended. When employing the internal reference buffer, allow 200 ms for the buffer to power up and recharge the REFBUF bypass capacitor. Any conversion initiated before these times will produce invalid results.

## TIMING AND CONTROL

## CNV Timing

The LTC2353-18 sampling and conversion is controlled by CNV. A rising edge on CNV transitions both channels' S/H circuits from track mode to hold mode, simultaneously sampling the input signals on both channels and initiating a conversion. Once a conversion has been started, it cannot be terminated early except by resetting the ADC, as discussed in the Reset Timing section. For optimum performance, drive CNV with a clean, low jitter signal and avoid transitions on data I/O lines leading up to the rising edge of CNV. Additionally, to minimize channel-to-channel crosstalk, avoid high slew rates on the analog inputs for 100 ns before and after the rising edge of CNV. Converter status is indicated by the BUSY output, which transitions low-to-high at the start of each conversion and stays high until the conversion is complete. Once CNV is brought high to begin a conversion, it should be returned low between 40 ns and 60 ns later or after the falling edge of BUSY to minimize external disturbances during the
internal conversion process. The CNV timing required to take advantage of the reduced power nap mode of operation is described in the Nap Mode section.

## Internal Conversion Clock

The LTC2353-18 has an internal clock that is trimmed to achieve a maximum conversion time of $550 \bullet \mathrm{~N}$ ns with N channels enabled. With a minimum acquisition time of 685 ns when converting both channels simultaneously, throughput performance of 550 ksps is guaranteed without any external adjustments. Also note that the minimum acquisition time varies with sampling frequency ( $\mathrm{f}_{\text {SMPL }}$ ) and the number of enabled channels.

## Nap Mode

The LTC2353-18 can be placed into nap mode after a conversion has been completed to reduce power consumption between conversions. In this mode a portion of the device circuitry is turned off, including circuits associated with sampling the analog input signals. Nap mode is enabled by keeping CNV high between conversions, as shown in Figure 13. To initiate a new conversion after entering nap mode, bring CNV low and hold for at least 750ns before bringing it high again. The converter acquisition time ( $\mathrm{t}_{\mathrm{ACQ}}$ ) is set by the CNV low time ( $\mathrm{t}_{\mathrm{CNVL}}$ ) when using nap mode.

## Power Down Mode

When PD is brought high, the LTC2353-18 is powered down and subsequent conversion requests are ignored. If this occurs during a conversion, the device powers down


Figure 13. Nap Mode Timing for the LTC2353-18

## APPLICATIONS INFORMATION

once the conversion completes. In this mode, the device draws only a small regulator standby current resulting in a typical power dissipation of 0.60 mW . To exit power down mode, bring the PD pin low and wait at least 10 ms before initiating a conversion. When employing the internal reference buffer, allow 200ms for the buffer to power up and recharge the REFBUF bypass capacitor. Any conversion initiated before these times will produce invalid results.

## Reset Timing

A global reset of the LTC2353-18, equivalent to a power-on-reset event, may be executed without needing to cycle the supplies. This feature is useful when recovering from system-level events that require the state of the entire system to be reset to a known synchronized value. To initiate a global reset, bring PD high twice without an intervening conversion, as shown in Figure 14. The reset event is triggered on the second rising edge of PD, and asynchronously ends based on an internal timer. Reset clears all serial data output registers and restores the internal SoftSpan configuration register default state of all channels in SoftSpan 7. If reset is triggered during a conversion, the conversion is immediately halted. The normal power down behavior associated with PD going high is not affected by reset. Once PD is brought low, wait at least 10 ms before initiating a conversion. When employing the internal reference buffer, allow 200 ms for the buffer to power up and recharge the REFBUF bypass capacitor. Any conversion initiated before these times will produce invalid results.

## Power Dissipation vs Sampling Frequency

When nap mode is employed, the power dissipation of the LTC2353-18 decreases as the sampling frequency is
reduced, as shown in Figure 15. This decrease in average power dissipation occurs because a portion of the LTC2353-18 circuitry is turned off during nap mode, and the fraction of the conversion cycle (tcyc) spent napping increases as the sampling frequency ( $\mathrm{f}_{\mathrm{SMPL}}$ ) is decreased.


Figure 15. Power Dissipation of the LTC2353-18 Decreases with Decreasing Sampling Frequency

## DIGITAL INTERFACE

The LTC2353-18 features CMOS and LVDS serial interfaces, selectable using the LVDS/CMOS pin. The flexible OV ${ }_{D D}$ supply allows the LTC2353-18 to communicate with any CMOS logic operating between 1.8 V and 5 V , including 2.5 V and 3.3 V systems, while the LVDS interface supports low noise digital designs. In CMOS mode, applications may employ either one or two lanes of serial data output, allowing the user to optimize bus width and data throughput. Together, these I/O interface options enable the LTC2353-18 to communicate equally well with legacy microcontrollers and modern FPGAs.


Figure 14. Reset Timing for the LTC2353-18

## APPLICATIONS InFORMATION



Figure 16. Serial CMOS I/O Mode

## Serial CMOS I/O Mode

As shown in Figure 16, in CMOS I/O mode the serial data bus consists of a serial clock input, SCKI, serial data input, SDI, serial clock output, SCKO, and two lanes of serial data output, SDOO and SDO1. Communication with the LTC2353-18 across this bus occurs during predefined data transaction windows. Within a window, the device accepts 6 -bit SoftSpan configuration words for the next conversion on SDI and outputs 24 -bit packets containing conversion results and channel configuration information from the previous conversion on SDOO and SDO1. New data transaction windows open 10 ms after powering up or resetting the LTC2353-18, and at the end of each conversion on the falling edge of BUSY. In the recommended use case, the data transaction should be completed with a minimum $t_{\text {QUIET }}$ time of $20 n s$ prior to the start of the next conversion, as shown in Figure 16. New SoftSpan
configuration words are only accepted within this recommended data transaction window, but SoftSpan changes take effect immediately with no additional analog input settling time required before starting the next conversion. It is still possible to read conversion data after starting the next conversion, but this will degrade conversion accuracy and therefore is not recommended.

Just prior to the falling edge of BUSY and the opening of a new data transaction window, SCKO is forced low and SDOO and SDO1 are updated with the latest conversion results from analog input channels 0 and 1 , respectively. Rising edges on SCKI serially clock conversion results and analog input channel configuration information out on SDOO and SDO1 and trigger transitions on SCKO that are skew-matched to the data on SDOO and SDO1. The resulting SCKO frequency is half that of SCKI. SCKI rising edges also latch SoftSpan configuration words provided on SDI,

## APPLICATIONS INFORMATION

which are used to program the internal 6-bit SoftSpan configuration register. See the section Programming the SoftSpan Configuration Register in CMOS I/O Mode for further details. SCKI is allowed to idle either high or low in CMOS I/O mode. As shown in Figure 17, the CMOS bus is enabled when $\overline{\mathrm{CS}}$ is low and is disabled and $\mathrm{Hi}-\mathrm{Z}$ when $\overline{\mathrm{CS}}$ is high, allowing the bus to be shared across multiple devices.

The data on SDOO and SDO1 are grouped into 24-bit packets consisting of an 18-bit conversion result, followed by two zeros, 1-bit analog channel ID, and 3-bit SoftSpan code, all presented MSB first. As suggested in Figures 16 and 17, each SDO lane outputs these packets for both analog input channels in a sequential, alternating manner. For example, SDOO first outputs the 24-bit packet corresponding to analog input channel 0 , then outputs the packet for channel 1, then continues to alternate between packets for channels 0 and 1. Likewise, SD01 has the same alternating pattern as SDOO, but starting with the output for channel 1.

When interfacing the LTC2353-18 with a standard SPI bus, capture output data at the receiver on rising edges of SCKI. SCKO is not used in this case. Multiple SDO lanes are also usually not useful in this case. In other applications, such as interfacing the LTC2353-18 with an FPGA or CPLD, rising and falling edges of SCKO may be used to capture serial output data on SDOO and SDO1 in double data rate (DDR) fashion. Capturing data using SCKO adds robustness to delay variations over temperature and supply.

## Two Lane Serial CMOS Output Data Capture

As shown in Table 2, full 550ksps per channel throughput can be achieved with a 25 MHz SCKI frequency by capturing the first packet ( 24 SCKI cycles total) from both serial data output lanes (SDO0 and SD01). This configuration also allows conversion results from both channels to be captured using as few as 18 SCKI cycles if the 1-bit analog channel ID and 3-bit SoftSpan code are not needed. Two lane data capture is usually best suited for use with FPGA or CPLD capture hardware, but may be useful in other application-specific cases.


Figure 17. Internal SoftSpan Configuration Register Behavior. Serial CMOS Bus Response to $\overline{\mathrm{CS}}$

## APPLICATIONS INFORMATION

One Lane Serial CMOS Output Data Capture
Applications that cannot accommodate two lanes of serial data capture may employ just one lane without reconfiguring the LTC2353-18. For example, capturing two packets (48 SCKI cycles total) from SD00 or SD01 provides data for both analog input channels. As shown in Table 2, full 550ksps per channel throughput can be achieved with a 74 MHz SCKI frequency in the one lane case. The LTC2353-18 supports CMOS SCKI frequencies up to 100 MHz .

## Programming the SoftSpan Configuration Register in CMOS I/O Mode

The internal 6-bit SoftSpan configuration register controls the SoftSpan range for both analog input channels of the LTC2353-18. The default state of this register after power-up or resetting the device is all ones, configuring both channels to convert in SoftSpan 7 , the $\pm 2.5 \bullet V_{\text {REFBUF }}$ range (see Table 1a). The state of this register may be modified by providing a new 6-bit SoftSpan configuration
word on SDI during the data transaction window shown in Figure 16. New SoftSpan configuration words are only accepted within this recommended data transaction window, but SoftSpan changes take effect immediately with no additional analog input settling time required before starting the next conversion. Setting a channel's SoftSpan code to SS[2:0] = 000 immediately disables the channel, resulting in a corresponding reduction in $\mathrm{t}_{\text {conv }}$ on the next conversion. Similarly, enabling a previously disabled channel requires no additional analog input settling time before starting the next conversion. The mapping between the serial SoftSpan configuration word, the internal SoftSpan configuration register, and each channel's 3-bit SoftSpan code is illustrated in Figure 18.

If fewer than 6 SCKI rising edges are provided during a data transaction window, the partial word received on SDI will be ignored and the SoftSpan configuration register will not be updated. If exactly 6 SCKI rising edges are provided, the SoftSpan configuration register will be updated to match the received SoftSpan configuration

Table 2. Required SCKI Frequency to Achieve Various Throughputs in Common Output Bus Configurations with Two Channels Enabled. Shaded Entries Denote Throughputs That Are Not Achievable in a Given Configuration. Calculated Using $\mathrm{f}_{\mathrm{sck}}=$ (Number of SCKI Cycles)/(tica(MIN) $\left.-\mathrm{t}_{\text {aUIET }}\right)$

| I/O MODE | NUMBER OF SDO LANES | NUMBER OF SCKI CYCLES | REQUIRED $\mathrm{f}_{\text {SCKI }}(\mathrm{MHz})$ TO ACHIEVE THROUGHPUT OF |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | 550ksps/CHANNEL ( $\mathrm{t}_{\mathrm{ACO}}=685 \mathrm{~ns}$ ) | 275ksps/CHANNEL <br> ( $\mathrm{t}_{\mathrm{ACO}}=2500 \mathrm{~ns}$ ) | 137ksps/CHANNEL <br> $\left(\mathrm{t}_{\mathrm{ACO}}=6130 \mathrm{~ns}\right)$ |
| CMOS | 2 | 16 | 25 | 7 | 3 |
|  | 2 | 24 | 37 | 10 | 4 |
|  | 1 | 48 | 74 | 20 | 8 |
| LVDS | 1 | 24 | 37 (74Mbps) | 10 (20Mbps) | 4 (8Mbps) |

## APPLICATIONS INFORMATION



Figure 18. Mapping Between Serial SoftSpan Configuration Word, Internal SoftSpan Configuration Register, and SoftSpan Code for Each Analog Input Channel
word, $\mathrm{S}[5: 0]$. The one exception to this behavior occurs when $\mathrm{S}[5: 0]$ is all zeros. In this case, the SoftSpan configuration register will not be updated, allowing applications to retain the current SoftSpan configuration state by idling SDI low. If more than 6 SCKI rising edges are provided during a data transaction window, each complete 6-bit word received on SDI will be interpreted as a new SoftSpan configuration word and applied to the SoftSpan configuration register as described above. Any partial words are ignored.

Typically, applications will update the SoftSpan configuration register in the manner shown in Figures 16 and 17. After the opening of a new data transaction window at the falling edge of BUSY, the user supplies a 6-bit SoftSpan configuration word on SDI during the first 6 SCKI cycles. This new word overwrites the internal configuration register contents following the 6th SCKI rising edge. The
user then holds SDI low for the remainder of the data transaction window causing the register to retain its contents regardless of the number of additional SCKI cycles applied. SoftSpan settings may be retained across multiple conversions by holding SDI low for the entire data transaction window, regardless of the number of SCKI cycles applied.

## Serial LVDS I/O Mode

In LVDS I/O mode, information is transmitted using positive and negative signal pairs (LVDS ${ }^{+} / \mathrm{LVDS}^{-}$) with bits differentially encoded as (LVDS ${ }^{+}$LVDS$)$. These signals are typically routed using differential transmission lines with $100 \Omega$ characteristic impedance. Logical 1's and 0's are nominally represented by differential +350 mV and -350 mV , respectively. For clarity, all LVDS timing diagrams and interface discussions adopt the logical rather than physical convention.

## APPLICATIONS InFORMATION

As shown in Figure 19, in LVDS I/O mode the serial data bus consists of a serial clock differential input, SCKI, serial data differential input, SDI, serial clock differential output, SCKO, and serial data differential output, SDO. Communication with the LTC2353-18 across this bus occurs during predefined data transaction windows. Within a window, the device accepts 6-bit SoftSpan configuration words for the next conversion on SDI and outputs 24-bit packets containing conversion results and channel configuration information from the previous conversion on SDO. New data transaction windows open 10 ms after powering up or resetting the LTC2353-18, and at the end of each conversion on the falling edge of BUSY. In the recommended use case, the data transaction should be completed with a minimum $t_{\text {QUIET }}$ time of 20ns prior to the start of the next conversion, as shown in Figure 19. New SoftSpan configuration words are only accepted within this recommended data transaction window, but SoftSpan changes take effect immediately with no additional analog input settling time required before starting the next conversion. It is still possible to read
conversion data after starting the next conversion, but this will degrade conversion accuracy and therefore is not recommended.

Just prior to the falling edge of BUSY and the opening of a new data transaction window, SDO is updated with the latest conversion results from analog input channel 0 . Both rising and falling edges on SCKI serially clock conversion results and analog input channel configuration information out on SDO. SCKI is also echoed on SCKO, skew-matched to the data on SDO. Whenever possible, it is recommended that rising and falling edges of SCKO be used to capture DDR serial output data on SDO, as this will yield the best robustness to delay variations over supply and temperature. SCKI rising and falling edges also latch SoftSpan configuration words provided on SDI, which are used to program the internal 6-bit SoftSpan configuration register. See the section Programming the SoftSpan Configuration Register in LVDS I/O Mode for further details. As shown in Figure 20, the LVDS bus is enabled when $\overline{\mathrm{CS}}$ is low and is disabled and $\mathrm{Hi}-\mathrm{Z}$ when


Figure 19. Serial LVDS I/O Mode

## APPLICATIONS INFORMATION

$\overline{\mathrm{CS}}$ is high, allowing the bus to be shared across multiple devices. Due to the high speeds involved in LVDS signaling, LVDS bus sharing must be carefully considered. Transmission line limitations imposed by the shared bus may limit the maximum achievable bus clock speed. LVDS inputs are internally terminated with a $100 \Omega$ differential resistor when $\overline{\mathrm{CS}}$ is low, while outputs must be differentially terminated with a $100 \Omega$ resistor at the receiver (FPGA). SCKI must idle in the low state in LVDS I/O mode, including when transitioning $\overline{\mathrm{CS}}$.
The data on SDO are grouped into 24-bit packets consisting of an 18-bit conversion result, followed by two zeros, 1-bit analog channel ID, and 3-bit SoftSpan code, all presented MSB first. As suggested in Figures 19 and 20, SDO outputs these packets for both analog input channels in a sequential, alternating manner. For example, SDO first outputs the 24-bit packet corresponding to analog input channel 0 , then outputs the packet for channel 1 , then continues to alternate between packets for channels 0 and 1.

## Serial LVDS Output Data Capture

As shown in Table 2, full 550ksps per channel throughput can be achieved with a 37MHz SCKI frequency by capturing two packets ( 24 SCKI cycles total) of DDR data from

SDO. The LTC2353-18 supports LVDS SCKI frequencies up to 250 MHz .

## Programming the SoftSpan Configuration Register in LVDS I/O Mode

The internal 6-bit SoftSpan configuration register controls the SoftSpan range for both analog input channels of the LTC2353-18. The default state of this register after power-up or resetting the device is all ones, configuring both channels to convert in SoftSpan 7, the $\pm 2.5 \bullet V_{\text {REFBUF }}$ range (see Table 1a). The state of this register may be modified by providing a new 6 -bit SoftSpan configuration word on SDI during the data transaction window shown in Figure 19. New SoftSpan configuration words are only accepted within this recommended data transaction window, but SoftSpan changes take effect immediately with no additional analog input settling time required before starting the next conversion. Setting a channel's SoftSpan code to SS[2:0] = 000 immediately disables the channel, resulting in a corresponding reduction in tconv on the next conversion. Similarly, enabling a previously disabled channel requires no additional analog input settling time before starting the next conversion. The mapping between the serial SoftSpan configuration word, the internal


Figure 20. Internal SoftSpan Configuration Register Behavior. Serial LVDS Bus Response to $\overline{\text { CS }}$

## APPLICATIONS InFORMATION

SoftSpan configuration register, and each channel's 3-bit SoftSpan code is illustrated in Figure 18.

Iffewer than 6 SCKI edges (rising plus falling) are provided during a data transaction window, the partial word received on SDI will be ignored and the SoftSpan configuration register will not be updated. If exactly 6 SCKI edges are provided, the SoftSpan configuration register will be updated to match the received SoftSpan configuration word, $\mathrm{S}[5: 0]$. The one exception to this behavior occurs when S[5:0] is all zeros. In this case, the SoftSpan configuration register will not be updated, allowing applications to retain the current SoftSpan configuration state by idling SDI low. If more than 6 SCKI edges are provided during a datatransaction window, each complete6-bit word received on SDI will be interpreted as a new SoftSpan configuration word and applied to the SoftSpan configuration register as described above. Any partial words are ignored.

Typically, applications will update the SoftSpan configuration register in the manner shown in Figures 19 and 20. After the opening of a new data transaction window at the falling edge of BUSY, the user supplies a 6-bit DDR SoftSpan configuration word on SDI during the first 3 SCKI cycles. This new word overwrites the internal configuration register contents following the 3rd SCKI falling edge. The user then holds SDI low for the remainder of the data transaction window causing the register to retain its contents regardless of the number of additional SCKI cycles applied. SoftSpan settings may be retained across multiple conversions by holding SDI low for the entire data transaction window, regardless of the number of SCKI cycles applied.

## BOARD LAYOUT

To obtain the best performance from the LTC2353-18, a four-layer printed circuit board (PCB) is recommended. Layout for the PCB should ensure the digital and analog signal lines are separated as much as possible. In particular, care should be taken not to run any digital clocks or signals alongside analog signals or underneath the ADC. Also minimize the length of the REFBUF to GND (Pin 20) bypass capacitor return loop, and avoid routing CNV near signals which could potentially disturb its rising edge.

Supply bypass capacitors should be placed as close as possible to the supply pins. Low impedance common returns for these bypass capacitors are essential to the low noise operation of the ADC. A single solid ground plane is recommended for this purpose. When possible, screen the analog input traces using ground.

## Reference Design

For a detailed look at the reference design for this converter, including schematics and PCB layout, please refer to DC2365, the evaluation kit for the LTC2353-18.

## PACKAGE DESCRIPTION

Please refer to http://www.linear.com/product/LTC2353-18\#packaging for the most recent package drawings.

## LX Package

48-Lead Plastic LQFP ( $7 \mathrm{~mm} \times 7 \mathrm{~mm}$ )
(Reference LTC DWG \# 05-08-1760 Rev A)


RECOMMENDED SOLDER PAD LAYOUT
APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED


NOTE:
2. DIMENSIONS ARE IN MILLIMETERS
5. DRAWING IS NOT TO SCALE

## TYPICAL APPLICATION

Amplify Differential Signals with Gain of 10 Over a Wide Common Mode Range with Buffered Analog Inputs


## RELATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :--- | :--- | :--- |
|  |  |  |
| ADCs | LTC2358-18/LTC2358-16 | Buffered 18-/16-Bit, 200ksps/Ch, 8-Channel <br> Simultaneous Sampling, $\pm 3.5 L S B / \pm 1 L S B ~ I N L ~ A D C ~$ | | Buffered $\pm 10.24 \mathrm{~V}$ SoftSpan Inputs with 30VP-p Wide Common Mode Range, |
| :--- |
| $96 d B / 94 d B$ SNR, Serial CMOS and LVDS I/0,7mm $\times 7 \mathrm{~mm}$ LQFP-48 Package |,

